HD64F7145F50 Renesas Electronics America, HD64F7145F50 Datasheet - Page 567

IC SUPERH MCU FLASH 256K FP144F

HD64F7145F50

Manufacturer Part Number
HD64F7145F50
Description
IC SUPERH MCU FLASH 256K FP144F
Manufacturer
Renesas Electronics America
Series
SuperH® SH7144r
Datasheet

Specifications of HD64F7145F50

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
EBI/EMI, I²C, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
98
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7145F50
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD64F7145F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F7145F50V
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7145F50V
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7145F50V
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7145F50V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD64F7145F50V
Quantity:
800
Company:
Part Number:
HD64F7145F50V
Quantity:
50
14.4.7
The timing with which the interrupt-request flag (IRIC) is set varies according to the settings of
the WAIT bit in ICMR, FS bit in SAR, and the FSX bit in SARX. When the ICDRE and ICDRF
flags are set to 1, the level on SCL is automatically set low in synchronization with the internal
clock after the transfer of one frame of data. Figures 14.25 to 14.27 show the timing with which
IRIC is set and the control of SCL.
User processing
User processing
When WAIT = 0, and FS = 0 or FSX = 0 (I
SCL
SDA
IRIC
SCL
SDA
IRIC
Timing for Setting IRIC and the Control of SCL
Figure 14.25 IRIC Flag Set Timing and the Control of SCL (1)
(a) When data transfer ends with ICDRE = 0 at transmission, or ICDRF = 0 at reception.
(b) When data transfer ends with ICDRE = 1 at transmission, or ICDRF = 1 at reception
7
7
7
7
8
8
8
8
2
C bus format, no wait)
A
A
9
9
IRIC clear
IRIC clear
1
Rev.4.00 Mar. 27, 2008 Page 521 of 882
1
ICDR write (during transmission)
or ICDR read (during reception)
14. I
2
2
2
C Bus Interface (IIC) Option
REJ09B0108-0400
3
1
1
3
IRIC clear

Related parts for HD64F7145F50