MC68HC912B32CFU8 Freescale Semiconductor, MC68HC912B32CFU8 Datasheet - Page 245

no-image

MC68HC912B32CFU8

Manufacturer Part Number
MC68HC912B32CFU8
Description
IC MCU 32K FLASH 8MHZ 80-QFP
Manufacturer
Freescale Semiconductor
Series
HC12r
Datasheet

Specifications of MC68HC912B32CFU8

Core Processor
CPU12
Core Size
16-Bit
Speed
8MHz
Connectivity
SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
63
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Eeprom Size
768 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
80-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC912B32CFU8
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68HC912B32CFU8
Manufacturer:
FREESCALE
Quantity:
20 000
16.3.2 Receive Structures
The received messages are stored in a 2-stage first-in/first-out (FIFO) input. The two message buffers are
mapped into a single memory area (see
exclusively associated to the msCAN12, the foreground receive buffer (RxFG) is addressable by the
CPU12. This scheme simplifies the handler software since only one address area is applicable for the
receive process.
Both buffers have 13 bytes for storing the CAN control bits, the identifier (standard or extended), and the
data contents. For details, see
The receiver full flag (RXF) in the msCAN12 receiver flag register (CRFLG) signals the status of the
foreground receive buffer. When the buffer contains a correctly received message with matching
identifier, this flag is set. See
On reception, each message is checked to see if it passes the filter (for details see
Acceptance
RxFG
to read the received message from RxFG and then reset the RXF flag to acknowledge the interrupt and
Freescale Semiconductor
(1)
, sets the RXF flag, and emits a receive interrupt to the CPU
Filter) and in parallel is written into RxBG. The msCAN12 copies the content of RxBG into
Figure 16-2. User Model for Message Buffer Organization
msCAN12
16.12.5 msCAN12 Receiver Flag
16.11 Programmer’s Model of Message
M68HC12B Family Data Sheet, Rev. 9.1
Figure
RxBG
Tx0
RxFG
Tx1
Tx2
16-2). While the background receive buffer (RxBG) is
PRIO
PRIO
PRIO
RXF
TXE
TXE
TXE
Register.
CPU BUS
(2)
. The user’s receive handler has
Storage.
16.4 Identifier
Message Storage
245

Related parts for MC68HC912B32CFU8