XR17D152CM-F Exar Corporation, XR17D152CM-F Datasheet - Page 43

IC UART PCI BUS DUAL 100TQFP

XR17D152CM-F

Manufacturer Part Number
XR17D152CM-F
Description
IC UART PCI BUS DUAL 100TQFP
Manufacturer
Exar Corporation
Type
RS- 232 or RS- 422 or RS- 485r
Datasheet

Specifications of XR17D152CM-F

Number Of Channels
2, DUART
Package / Case
100-TQFP
Features
*
Fifo's
64 Byte
Protocol
RS485
Voltage - Supply
3.3V, 5V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
Mounting Type
Surface Mount
Data Rate
6.25 Mbps
Supply Voltage (max)
5.25 V or 5.5 V
Supply Voltage (min)
4.5 V or 4.75 V
Supply Current
4 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
5 V
No. Of Channels
2
Uart Features
Tx/Rx FIFO Counters
Supply Voltage Range
3V To 5.5V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
TQFP
No. Of Pins
100
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
1016-1288

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR17D152CM-F
Manufacturer:
EXAR
Quantity:
520
Part Number:
XR17D152CM-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XR17D152CM-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
áç
áç
áç
áç
REV. 1.2.0
MCR[5]: Xon-Any Enable
MCR[6]: Infrared Encoder/Decoder Enable
The state of this bit depends on the sampled logic level of pin ENIR during power up, following a hardware
reset or a soft-reset. Afterward user can override this bit for desired operation.
MCR[7]: Clock Prescaler Select
This register provides the status of data transfers between the UART and the host. If IER bit-2 is set to a logic
1, an LSR interrupt will be generated immediately when any character in the RX FIFO has an error (parity,
framing, overrun, break). Reading LSR will clear LSR bits 4-1.
LSR[0]: Receive Data Ready Indicator
LSR[1]: Receiver Overrun Flag
LSR[2]: Receive Data Parity Error Tag
LSR[3]: Receive Data Framing Error Tag
LSR[4]: Receive Break Tag
5.8.9
Logic 0 = Disable Xon-Any function (for 16C550 compatibility) (default).
Logic 1 = Enable Xon-Any function. In this mode any RX character received will enable Xon, resume data
transmission.
Logic 0 = Disable the infrared mode, operates in the normal serial character mode.
Logic 1 = Enable infrared IrDA receive and transmit inputs/outputs. While in this mode, the TX/RX output/
input are routed to the infrared encoder/decoder. The data input and output levels will conform to the IrDA
infrared interface requirement. As such, while in this mode the infrared TX output will be a logic 0 during idle
data conditions. FCTR bit-4 may be selected to invert the RX input signal level going to the decoder for
infrared modules that provide rather an inverted output.
Logic 0 = Divide by one. The input clock from the crystal or external clock is fed directly to the Programmable
Baud Rate Generator without further modification, i.e., divide by one (default).
Logic 1 = Divide by four. The prescaler divides the input clock from the crystal or external clock by four and
feeds it to the Programmable Baud Rate Generator, hence, data rates become one-fourth.
Logic 0 = No data in receive holding register or FIFO (default).
Logic 1 = Data has been received and is saved in the receive holding register or FIFO.
Logic 0 = No overrun error (default).
Logic 1 = Overrun error. A data overrun error condition occurred in the receive shift register. This happens
when additional data arrives while the FIFO is full. In this case the previous data in the receive shift register is
overwritten. Note that under this condition the data byte in the receive shift register is not transferred into the
FIFO, therefore the data in the FIFO is not corrupted by the error. This bit is cleared after LSR is read.
Logic 0 = No parity error (default).
Logic 1 = Parity error. The receive character in RHR does not have correct parity information and is suspect.
This error is associated with the character available for reading in RHR. This bit is cleared after LSR is read.
Logic 0 = No framing error (default).
Logic 1 = Framing error. The receive character did not have a valid stop bit(s). This error is associated with
the character available for reading in RHR. This bit is cleared after LSR is read.
Logic 0 = No break condition (default).
Logic 1 = The receiver received a break signal (RX was a logic 0 for one character frame time). In the FIFO
mode, only one break character is loaded into the FIFO. This bit is cleared after LSR is read.
Line Status Register (LSR) - Read/Only
43
UNIVERSAL (3.3V AND 5V) PCI BUS DUAL UART
XR17D152

Related parts for XR17D152CM-F