DS33R41 Maxim Integrated Products, DS33R41 Datasheet - Page 163

no-image

DS33R41

Manufacturer Part Number
DS33R41
Description
Network Controller & Processor ICs Inverse-Multiplexing Ethernet Mapper wit
Manufacturer
Maxim Integrated Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS33R41
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS33R41+
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
DS33R41+
Manufacturer:
Maxim
Quantity:
84
Part Number:
DS33R41+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Bit 0: Receive PMU Update (RPMUU). This signal causes the receive cell/packet processor block performance
monitoring registers to be updated. A 0 to 1 transition causes the performance monitoring registers to be updated
with the latest data, and resets the associated counters. This bit updates performance monitoring counters for the
Serial Interface.
Bit 0: Receive PMU Update Status (RPMUUS). This bit is set when the Transmit PMU Update is completed. This
bit is cleared when RPMUU is set to 0.
Bit 3: SAPI High Not Equal to
SAPIH is not equal to LI.TRX86SAPIH. This latched status bit is cleared upon read.
Bit 2: SAPI Low Not Equal to LI.TRX86SAPIL Latched Status (SAPILNE). This latched status bit is set if SAPIL
is not equal to LI.TRX86SAPIL. This latched status bit is cleared upon read.
Bit 1: Control Not Equal to
LI.TRX8C. This latched status bit is cleared upon read.
Bit 0: Address Not Equal to
to LI.TRX86A. This latched status bit is cleared upon read.
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
—-
7
7
0
7
0
LI.RHPMUU
Serial Interface Receive HDLC PMU Update Register
120h
LI.RHPMUS
Serial Interface Receive HDLC PMU Update Status Register
121h
—-
—-
—-
6
LI.TRX86A
6
0
6
0
LI.TRX8C
LI.RX86S
Receive X.86 Latched Status Register
122h
LI.TRX86SAPIH
(CNE). This latched status bit is set if the control field is not equal to
(ANE). This latched status bit is set if the X.86 Address field is not equal
—-
5
5
0
5
0
163 of 335
Latched Status (SAPIHNE). This latched status bit is set if
—-
—-
—-
4
4
0
4
0
SAPIHNE
—-
3
3
0
3
0
SAPILNE
—-
—-
2
2
0
2
0
CNE
—-
1
1
0
1
0
RPMUUS
RPMUU
ANE
—-
0
0
0
0
0

Related parts for DS33R41