MC68MH360EM25L Freescale Semiconductor, MC68MH360EM25L Datasheet - Page 528

no-image

MC68MH360EM25L

Manufacturer Part Number
MC68MH360EM25L
Description
IC MPU QUICC ETHER 25MHZ 240FQFP
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68MH360EM25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68MH360EM25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68MH360EM25L
Manufacturer:
MOT
Quantity:
1
Freescale Semiconductor, Inc.
Serial Communication Controllers (SCCs)
BSYNC. This register contains the value of the SYNC to be transmitted in an underrun con-
dition, transmitted as the second byte of a DLE-SYNC pair, and stripped from incoming data
on receive once the receiver has synchronized to the data using the DSR and SYN1–SYN2
pair.
BDLE. This register contains the value to be transmitted as the first byte of a DLE-SYNC
pair and stripped on receive.
CHARACTER1–8. These values represent control characters that may be recognized by
the BISYNC controller.
RCCM. This value is used to mask the comparison of CHARACTER1–8 so that classes of
control characters may be defined. A one enables the bit comparison and a zero masks it.
The CPU32+ core configures each SCC to operate in one of the protocols by the MODE bits
in the GSMR. The SYN1–SYN2 synchronization characters are programmed in the data
synchronization register.
The BISYNC controller uses the same basic data structure as that used in the other modes.
Receive and transmit errors are reported through their respective BDs. The status of the line
is reflected via the port C pins, and a maskable interrupt can be generated upon each status
change.
There are two basic ways of handling the BISYNC channels. First, data may be inspected
on a per-byte basis, with the BISYNC controller interrupting the CPU32+ core upon receipt
of every byte of data. Second, the BISYNC controller may be operated so that software is
only necessary for handling the first two to three bytes of data; subsequent data (until the
end of the block) can be handled by the BISYNC controller without interrupting the CPU32+
core.
7.10.20.5 BISYNC COMMAND SET. The following transmit and receive commands are
issued to the CR.
7.10.20.5.1 Transmit Commands. The following paragraphs describe the BISYNC trans-
mit commands.
STOP TRANSMIT Command . After a hardware or software reset and the enabling of the
channel in the SCC mode register, the channel is in the transmit enable mode and starts
polling the first BD in the table every 64 transmit clocks (immediately if the TOD bit in the
TODR is set).
The STOP TRANSMIT command aborts transmission after a maximum of 64 additional bits
are transmitted, without waiting until the end of the buffer is reached, and the transmit FIFO
is flushed. The TBPTR is not advanced. No new BD is accessed, and no new buffers are
transmitted for this channel. SYNC characters consisting of SYNC-SYNC or DLE-SYNC
pairs (according to the transmitter mode) will be continually transmitted until transmission is
reenabled by issuing the RESTART TRANSMIT command. The STOP TRANSMIT com-
mand may be used when it is necessary to abort transmission and transmit an EOT control
7-204
MC68360 USER’S MANUAL
MOTOROLA
For More Information On This Product,
Go to: www.freescale.com

Related parts for MC68MH360EM25L