SAM3SD8C Atmel Corporation, SAM3SD8C Datasheet - Page 583

no-image

SAM3SD8C

Manufacturer Part Number
SAM3SD8C
Description
Manufacturer
Atmel Corporation
Datasheets
28.9.6
Name:
Address:
Access:
This register can only be written if the WPEN bit is cleared in
• DATLEN: Data Length
0 = Forbidden value (1-bit data length not supported).
Any other value: The bit stream contains DATLEN + 1 data bits. Moreover, it defines the transfer size performed by the
PDC assigned to the Transmit. If DATLEN is lower or equal to 7, data transfers are bytes, if DATLEN is between 8 and 15
(included), half-words are transferred, and for any other value, 32-bit words are transferred.
• DATDEF: Data Default Value
This bit defines the level driven on the TD pin while out of transmission. Note that if the pin is defined as multi-drive by the
PIO Controller, the pin is enabled only if the SCC TD output is 1.
• MSBF: Most Significant Bit First
0 = The lowest significant bit of the data register is shifted out first in the bit stream.
1 = The most significant bit of the data register is shifted out first in the bit stream.
• DATNB: Data Number per frame
This field defines the number of data words to be transferred after each transfer start, which is equal to (DATNB +1).
• FSLEN: Transmit Frame Sync Length
This field defines the length of the Transmit Frame Sync signal and the number of bits shifted out from the Transmit Sync
Data Register if FSDEN is 1.
This field is used with FSLEN_EXT to determine the pulse length of the Transmit Frame Sync signal.
Pulse length is equal to FSLEN + (FSLEN_EXT * 16) + 1 Transmit Clock period.
11090A–ATARM–10-Feb-12
11090A–ATARM–10-Feb-12
FSLEN_EXT
FSDEN
MSBF
31
23
15
7
SSC Transmit Frame Mode Register
FSLEN_EXT
30
22
14
SSC_TFMR
0x4000401C
Read-write
6
FSLEN_EXT
DATDEF
FSOS
29
21
13
5
FSLEN_EXT
28
20
12
4
“SSC Write Protect Mode Register”
27
19
11
3
DATLEN
26
18
10
2
FSLEN
DATNB
SAM3S8/SD8
SAM3S8/SD8
.
25
17
9
1
FSEDGE
24
16
8
0
583
583

Related parts for SAM3SD8C