ics1893cy-10 Integrated Device Technology, ics1893cy-10 Datasheet - Page 58

no-image

ics1893cy-10

Manufacturer Part Number
ics1893cy-10
Description
3.3-v 10base-t/100base-tx Integrated Phyceiver
Manufacturer
Integrated Device Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ics1893cy-10LF
Manufacturer:
IDT
Quantity:
469
Part Number:
ics1893cy-10LF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ics1893cy-10LFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
7.1.2 Management Register Bit Access
7.1.3 Management Register Bit Default Values
ICS1893CY-10 Rev 1/07
The ICS1893CY-10 Management Registers include one or more of the following types of bits:
Table 7-3. Description of Management Register Bit Types
The tables in this chapter specify for each register bit the default value, if one exists. The ICS1893CY-10
sets all Management Register bits to their default values after a reset.
for ICS1893CY-10 Management Register bits.
Table 7-4. Range of Possible Valid Default Values for ICS1893CY-10 Register Bits
Note:
Read-Only
Command Override
Write
Read/Write
Read/Write Zero
Register Bit Types
State of pin at reset
Default Condition
ICS1893CY-10 Data Sheet - Release
Management
The ICS1893CY-10 has a number of reserved bits throughout the Management Registers. Most of
these bits provide enhanced test modes. The Management Register tables provide the default
values for these bits. The STA must not change the value of these bits under any circumstance. If
the STA inadvertently changes the default values of these reserved register bits, normal operation
of the ICS1893CY-10 can be affected.
0
1
Indicates there is no default value for the bit
Indicates the bit’s default value is logic zero
Indicates the bit’s default value is logic one
For some bits, the default value depends on the state (that is, the logic value) of a
particular pin at reset (that is, the logic value of a pin is latched at reset). An
example of pins that have a default condition that depends on the state of the pin
at reset are the PHY / LED pins (P0AC, P1CL, P2LI, P3TD, and P4RD) discussed
in the following sections:
Symbol
R/W0
R/W
CW
RO
Bit
Section 5.8, “Status Interface”
Section 7.11, “Register 16: Extended Control Register”
Section 8.3.2, “Multi-Function (Multiplexed) Pins: PHY Address and LED Pins”
Copyright © 2007, Integrated Device Technology, Inc.
An STA can obtain the value of a RO register bit. However, it cannot
alter the value of (that is, it cannot write to) an RO register bit. The
ICS1893CY-10 isolates any STA attempt to write a value to an RO bit.
An STA can read a value from a CW register bit. However, write
operations are conditional, based on the value of the Command
Register Override bit (bit 16.15). When bit 16.15 is logic:
An STA can unconditionally read from or write to a R/W register bit.
An STA can unconditionally read from a R/W0 register bit, but only a
‘0’ value can be written to this bit.
Zero (the default), the ICS1893CY-10 isolates STA attempts to
write to the CW bits (that is, CW bits cannot be altered when bit
16.15 is logic zero).
One, the ICS1893CY-10 permits an STA to alter the value of the
CW bits in the subsequent register write. (Bit 16.15 is self-clearing
and automatically clears to zero on the subsequent write.)
All rights reserved.
58
Default Value
Description
Table 7-4
Chapter 7 Management Register Set
lists the valid default values

Related parts for ics1893cy-10