pga370 ETC-unknow, pga370 Datasheet - Page 55

no-image

pga370

Manufacturer Part Number
pga370
Description
Mpu Pentium Iii 64-bit 0.18um 700mhz 370-pin Fcpga
Manufacturer
ETC-unknow
Datasheet
3.4.2
3.4.3
Datasheet
Table 28. Signal Ringback Specifications for Non-AGTL+ Signal Simulations at the Processor
Table 29. Signal Ringback Specifications for Non-AGTL Signal Simulations at the Processor
Ringback Specification
Ringback refers to the amount of reflection seen after a signal has switched. The ringback
specification is the voltage that the signal rings back to after achieving its maximum absolute
value. See
detection or extend the propagation delay. The ringback specification applies to the input pin of
each receiving agent. Violations of the signal ringback specification are not allowed under any
circumstances for non-AGTL+ (non-AGTL) signals.
Ringback can be simulated with or without the input protection diodes that can be added to the
input buffer model. However, signals that reach the clamping voltage should be evaluated further.
See
processor pins.
Pins
NOTES:
Pins
NOTES:
Settling Limit Guideline
Settling limit defines the maximum amount of ringing at the receiving pin that a signal must reach
before its next transition. The amount allowed is 10% of the total signal swing (V
and below its final value. A signal should be within the settling limits of its final value, when either
in its high state or low state, before it transitions again.
Signals that are not within their settling limit before transitioning are at risk of unwanted
oscillations which could jeopardize signal integrity. Simulations to verify settling limit may be
done either with or without the input protection diodes present. Violation of the settling limit
guideline is acceptable if simulations of 5 to 10 successive transitions do not show the amplitude of
the ringing increasing in the subsequent transitions.
1. Unless otherwise noted, all specifications in this table apply to all Pentium III processor frequencies.
2. Non-AGTL+ signals except PWRGOOD.
1. Unless otherwise noted, all specifications in this table apply to all Pentium III processor frequencies.
2. Non-AGTL signals except PWRGOOD.
3. For Coppermine-T with differential clocking, this signal is 1.8 V tolerant.
Non-AGTL+ Signals
Non-AGTL+ Signals
PWRGOOD
Non-AGTL+ Signals
Non-AGTL+ Signals
PWRGOOD
Table
Input Signal Group
Input Signal Group
1
1
Figure 20
for the signal ringback specifications for non-AGTL+ signals for simulations at the
Pentium
2
2
2
2
for an illustration of ringback. Excessive ringback can cause false signal
®
III Processor for the PGA370 Socket at 500 MHz to 1.13 GHz
Transition
Transition
0
1
0
0
1
0
1
0
1
1
0
1
(with Input Diodes Present)
(with Input Diodes Present)
Maximum Ringback
Maximum Ringback
V
V
V
V
CMOS_REF
CMOS_REF
CMOS_REF
CMOS_REF
2.00
2.00
3
+ 0.200
+ 0.200
- 0.200
- 0.300
Unit
Unit
V
V
V
V
V
V
HI
V
LO
Figure
Figure
) above
20
20
20
20
20
20
55

Related parts for pga370