aduc7062 Analog Devices, Inc., aduc7062 Datasheet - Page 24

no-image

aduc7062

Manufacturer Part Number
aduc7062
Description
Low-power, Precision Analog Microcontroller, Dual ?-? Adcs, Flash/ee, Arm7tdmi
Manufacturer
Analog Devices, Inc.
Datasheet
ADuC7060/ADuC7061/ADuC7062
Table 18. I
Address
0x0900
0x0904
0x0908
0x090C
0x0910
0x0914
0x0918
0x091C
0x0924
0x0928
0x092C
0x0930
0x0934
0x0938
0x093C
0x0940
0x0944
0x0948
0x094C
Table 19. SPI Base Address = 0xFFFF0A00
Address
0x0A00
0x0A04
0x0A08
0x0A0C
0x0A10
Table 20. GPIO Base Address = 0xFFFF0D00
Address
0x0D00
0x0D04
0x0D08
0x0D20
0x0D24
0x0D28
0x0D2C
0x0D30
0x0D34
0x0D38
0x0D3C
0x0D40
0x0D44
0x0D48
0x0D4C
2
Name
I2CMCON
I2CMSTA
I2CMRX
I2CMTX
I2CMCNT0
I2CMCNT1
I2CADR0
I2CADR1
I2CDIV
I2CSCON
I2CSSTA
I2CSRX
I2CSTX
I2CALT
I2CID0
I2CID1
I2CID2
I2CID3
I2CFSTA
C Base Address = 0XFFFF0900
Name
GP0CON
GP1CON
GP2CON
GP0DAT
GP0SET
GP0CLR
GP0PAR
GP1DAT
GP1SET
GP1CLR
GP1PAR
GP2DAT
GP2SET
GP2CLR
GP2PAR
SPISTA
SPIRX
SPITX
SPIDIV
SPICON
Name
Byte
2
2
1
1
2
1
1
1
2
2
2
1
1
1
1
1
1
1
2
Byte
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
Access
Type
R/W
R
R
W
R/W
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
4
1
1
1
2
Byte
Access
Type
RW
RW
RW
RW
W
W
W
RW
W
W
W
RW
W
W
W
Default Value
0x00000000
0x00000000
0x00000000
0x000000EF
0x000000EF
0x000000EF
0x00000000
0x000000FF
0x000000FF
0x000000FF
0x00000000
0x000000FF
0x000000FF
0x000000FF
0x00000000
Default
Value
0x0000
0x0000
0x00
0x00
0x0000
0x00
0x00
0x00
0x1F1F
0x0000
0x0000
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x0000
Access Type
R
R
W
RW
RW
Rev. PrA | Page 24 of 100
Description
I
I
I
I
I
register prior to reading from a slave device.
I
bytes already received during a read from slave sequence.
Address byte register. Write the required slave address in here prior to
communications.
Address byte register. Write the required slave address in here prior to
communications. Only used in 10-bit mode.
I
I
I
I
I
I
I
I
I
I
I
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
C master Control register.
C master Status register.
C master Receive register.
C master Transmit register.
C master Read Count register. Write the number of required bytes into this
C master Current Read count register. This register contains the number of
C clock control register. Used to configure the SCLK frequency.
C slave Control register.
C slave Status register.
C slave Receive register.
C slave Transmit register.
C Hardware General Call recognition register.
C Slave ID0 register. Slave bus ID register
C Slave ID1 register. Slave bus ID register
C Slave ID2 register. Slave bus ID register
C Slave ID3 register. Slave bus ID register
C FIFO Status register. Used in both master + slave modes
Description
GPIO Port0 Control MMR.
GPIO Port1 Control MMR.
GPIO Port2 Control MMR.
GPIO Port0 Data Control MMR.
GPIO Port0 Data Set MMR.
GPIO Port0 Data Clear MMR.
GPIO Port0 Pull-Up Disable MMR.
GPIO Port1 Data Control MMR.
GPIO Port1 Data Set MMR.
GPIO Port1 Data Clear MMR.
GPIO Port1 Pull-Up Disable MMR.
GPIO Port2 Data Control MMR.
GPIO Port2 Data Set MMR.
GPIO Port2 Data Clear MMR.
GPIO Port2 Pull-up Disable MMR.
Default Value
0x00000000
0x00
0x1B
0x00
Preliminary Technical Data
SPI Receive MMR.
SPI Transmit MMR.
SPI Baud Rate Select MMR.
Description
SPI Status MMR.
SPI Control MMR.

Related parts for aduc7062