z8fmc16100 ZiLOG Semiconductor, z8fmc16100 Datasheet - Page 317

no-image

z8fmc16100

Manufacturer Part Number
z8fmc16100
Description
Z8 Encore Motor Control Flash Mcus
Manufacturer
ZiLOG Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
z8fmc16100AKEG
Manufacturer:
LT
Quantity:
151
Part Number:
z8fmc16100AKEG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
z8fmc16100AKSG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
z8fmc16100QKEG
Manufacturer:
TOREX
Quantity:
2 000
PS024611-0408
Bit
Position
[7]
TEN
[6]
TPOL
Value (H) Description
0
1
Timer is enabled.
Timer is disabled.
Timer is enabled.
Timer Input/Output Polarity
This bit is a function of the current operating mode of the timer. It determines the
polarity of the input and/or output signal. When the timer is disabled, the Timer
Output signal is set to the value of this bit.
ONE-SHOT mode–If the timer is enabled the Timer Output signal pulses
(changes state) for one system clock cycle after timer Reload.
CONTINUOUS mode–If the timer is enabled the Timer Output signal is
complemented after timer Reload.
COUNTER mode–If the timer is enabled the Timer Output signal is
complemented after timer reload.
0 = Count occurs on the rising edge of the Timer Input signal.
1 = Count occurs on the falling edge of the Timer Input signal.
PWM SINGLE OUTPUT mode–When enabled, the Timer Output is forced to
TPOL after PWM count match and forced back to TPOL after Reload.
CAPTURE mode–If the timer is enabled the Timer Output signal is
complemented after timer Reload.
0 = Count is captured on the rising edge of the Timer Input signal.
1 = Count is captured on the falling edge of the Timer Input signal.
COMPARE mode–The Timer Output signal is complemented after timer
Reload.
GATED mode–The Timer Output signal is complemented after timer Reload.
0 = Timer counts when the Timer Input signal is High and interrupts are
generated on the falling edge of the Timer Input.
1 = Timer counts when the Timer Input signal is Low and interrupts are
generated on the rising edge of the Timer Input.
CAPTURE/COMPARE mode–If the timer is enabled, the Timer Output signal is
complemented after timer Reload
0 = Counting starts on the first rising edge of the Timer Input signal. The current
count is captured on subsequent rising edges of the Timer Input signal.
1 = Counting starts on the first falling edge of the Timer Input signal. The
current count is captured on subsequent falling edges of the Timer Input signal.
Z8FMC16100 Series Flash MCU
Appendix A—Register Tables
Product Specification
(Continued)
305

Related parts for z8fmc16100