mc56f8335 Freescale Semiconductor, Inc, mc56f8335 Datasheet - Page 114

no-image

mc56f8335

Manufacturer Part Number
mc56f8335
Description
16-bit Digital Signal Controller
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc56f8335MFGE
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mc56f8335MFGE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc56f8335VFGE
Manufacturer:
MOTOLOLA
Quantity:
621
Part Number:
mc56f8335VFGE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc56f8335VFGE
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
mc56f8335VFGE
Quantity:
24
registers and then use the I/O Short addressing mode to reference them. The ISR should restore this register
to its previous contents prior to returning from interrupt.
Note:
Note:
6.5.10.1
This field represents the upper two address bits of the “hard coded” I/O short address.
6.5.10.2
This field represents the lower 16 address bits of the “hard coded” I/O short address.
6.6 Clock Generation Overview
The SIM uses an internal master clock from the OCCS (CLKGEN) module to produce the peripheral and
system (core and memory) clocks. The maximum master clock frequency is 120MHz. Peripheral and
system clocks are generated at half the master clock frequency and therefore at a maximum 60MHz. The
SIM provides power modes (Stop, Wait) and clock enables (SIM_PCE register, CLK_DIS, ONCE_EBL)
to control which clocks are in operation. The OCCS, power modes, and clock enables provide a flexible
means to manage power consumption.
Power utilization can be minimized in several ways. In the OCCS, crystal oscillator, and PLL may be shut
down when not in use. When the PLL is in use, its prescaler and postscaler can be used to limit PLL and
master clock frequency. Power modes permit system and/or peripheral clocks to be disabled when unused.
Clock enables provide the means to disable individual clocks. Some peripherals provide further controls
to disable unused subfunctions. Refer to
Peripheral User Manual for further details.
114
Base + $D
Base + $E
RESET
RESET
Read
Write
Read
Write
The default value of this register set points to the EOnCE registers.
The pipeline delay between setting this register set and using short I/O addressing with the new value
is three cycles.
Input/Output Short Address Low (ISAL[23:22])—Bit 1–0
Input/Output Short Address Low (ISAL[21:6])—Bit 15–0
Figure 6-14 I/O Short Address Location High Register (SIM_ISALH)
Figure 6-15 I/O Short Address Location Low Register (SIM_ISAL)
15
15
1
1
1
14
14
1
1
1
13
13
1
1
1
12
12
1
1
1
11
11
56F8335 Technical Data, Rev. 5
1
1
1
Part 3 On-Chip Clock Synthesis
10
10
1
1
1
9
1
1
9
1
8
8
1
1
1
ISAL[21:6]
7
7
1
1
1
6
6
1
1
1
5
5
1
1
1
4
4
1
1
1
(OCCS), and the 56F8300
3
3
1
1
1
Freescale Semiconductor
2
2
1
1
1
ISAL[23:22]
1
1
1
1
Preliminary
0
0
1
1

Related parts for mc56f8335