mc56f8335 Freescale Semiconductor, Inc, mc56f8335 Datasheet - Page 116
mc56f8335
Manufacturer Part Number
mc56f8335
Description
16-bit Digital Signal Controller
Manufacturer
Freescale Semiconductor, Inc
Datasheet
1.MC56F8335.pdf
(160 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
mc56f8335MFGE
Manufacturer:
Freescale Semiconductor
Quantity:
135
Company:
Part Number:
mc56f8335MFGE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
mc56f8335VFGE
Manufacturer:
MOTOLOLA
Quantity:
621
Company:
Part Number:
mc56f8335VFGE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc56f8335VFGE
Manufacturer:
FREESCALE
Quantity:
20 000
6.8 Stop and Wait Mode Disable Function
The 56800E core contains both STOP and WAIT instructions. Both put the CPU to sleep. For lowest
power consumption in Stop mode, the PLL can be shut down. This must be done explicitly before entering
Stop mode, since there is no automatic mechanism for this. When the PLL is shut down, the 56800E
system clock must be set equal to the oscillator output.
Some applications require the 56800E STOP and WAIT instructions to be disabled. To disable those
instructions, write to the SIM control register (SIM_CONTROL), described in
can be on either a permanent or temporary basis. Permanently assigned applications last only until their
next reset.
6.9 Resets
The SIM supports four sources of reset. The two asynchronous sources are the external RESET pin and
the Power-On Reset (POR). The two synchronous sources are the software reset, which is generated within
the SIM itself by writing to the SIM_CONTROL register, and the COP reset.
Reset begins with the assertion of any of the reset sources. Release of reset to various blocks is sequenced
to permit proper operation of the device. A POR reset is first extended for 2
stabilization of the clock source, followed by a 32 clock window in which SIM clocking is initiated. It is
then followed by a 32 clock window in which peripherals are released to implement Flash security, and,
finally, followed by a 32 clock window in which the core is initialized. After completion of the described
reset sequence, application code will begin execution.
Resets may be asserted asynchronously, but are always released internally on a rising edge of the system
clock.
116
Permanent
Disable
Clock
Select
Reprogrammable
Disable
Figure 6-16 Internal Stop Disable Circuit
Reset
56F8335 Technical Data, Rev. 5
D
D
D-FLOP
C
D
D-FLOP
C
R
Q
Q
Note: Wait disable circuit is similar
Part
21
STOP_DIS
56800E
clock cycles to permit
6.5.1. This procedure
Freescale Semiconductor
Preliminary