sed1374 ETC-unknow, sed1374 Datasheet - Page 286

no-image

sed1374

Manufacturer Part Number
sed1374
Description
Sed1374 Embedded Memory Color Lcd Controller
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
sed137460B5
Manufacturer:
HIROSE
Quantity:
49 000
Part Number:
sed1374F0A
Manufacturer:
EPSON
Quantity:
650
Part Number:
sed1374FOA
Manufacturer:
NICHIA
Quantity:
12 000
Part Number:
sed1374FOA
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Page 8
2 Interfacing to the MC68328
2.1 The MC68328 System Bus
2.2 Chip-Select Module
SED1374
X26A-G-007-02
The MC68328 is an integrated controller for handheld products, based upon the
MC68EC000 microprocessor core. It implements a 16-bit data bus and a 32-bit address bus.
The bus interface consists of all the standard MC68000 bus interface signals, plus some
new signals intended to simplify the task of interfacing to typical memory and peripheral
devices.
The MC68000 bus control signals are well documented in Motorola’s user manuals, and
will not be described here. A brief summary of the new signals appears below:
• Output Enable (OE) is asserted when a read cycle is in process; it is intended to connect
• Upper Write Enable and Lower Write Enable (UWE/LWE) are asserted during memory
The SED1374 implements the MC68000 bus interface using its “MC68K #1” mode, so this
mode may be used to connect the MC68328 directly to the SED1374 with no glue logic.
However, several of the MC68000 bus control signals are multiplexed with IO and interrupt
signals on the MC68328, and in many applications it may be desirable to make these pins
available for these alternate functions. This requirement may be accommodated through
use of the Generic #1 interface mode on the SED1374.
The MC68328 can generate up to 16 chip select outputs, organized into four groups “A”
through “D”.
Each chip select group has a common base address register and address mask register, to
set the base address and block size of the entire group. In addition, each chip select within
a group has its own address compare and address mask register, to activate the chip select
for a subset of the group’s address block. Finally, each chip select may be individually
programmed to control an 8 or 16-bit device, and each may be individually programmed to
generate from 0 through 6 wait states internally, or allow the memory or peripheral device
to terminate the cycle externally through use of the standard MC68000 DTACK signal.
Groups A and B can have a minimum block size of 64K bytes, so these are typically used
to control memory devices. Chip select A0 is active immediately after reset, so it is
typically used to control a boot EPROM device. Groups C and D have a minimum block
size of 4K bytes, so they are well-suited to controlling peripheral devices. Chip select D3
is associated with the MC68328 on-chip PCMCIA control logic.
to the output enable control of a typical static RAM, EPROM, or Flash EPROM device.
write cycles for the upper and lower bytes of the 16-bit data bus; they may be directly
connected to the write enable inputs of a typical memory device.
Interfacing to the Motorola MC68328 ‘Dragonball’ Microprocessor
Epson Research and Development
Vancouver Design Center
Issue Date: 99/01/05

Related parts for sed1374