PIC18F24J10-E/ML MICROCHIP [Microchip Technology], PIC18F24J10-E/ML Datasheet - Page 233

no-image

PIC18F24J10-E/ML

Manufacturer Part Number
PIC18F24J10-E/ML
Description
28/40/44-Pin High-Performance RISC Microcontrollers with nanoWatt Technology
Manufacturer
MICROCHIP [Microchip Technology]
Datasheet
REGISTER 20-1:
REGISTER 20-2:
© 2007 Microchip Technology Inc.
bit 7
bit 6
bit 5
bit 4-1
bit 0
bit 7-3
bit 2
bit 1-0
CONFIG1L: CONFIGURATION REGISTER 1 LOW (BYTE ADDRESS 300000h)
CONFIG1H: CONFIGURATION REGISTER 1 HIGH (BYTE ADDRESS 300001h)
bit 7
Unimplemented: Read as ‘0’
CP0: Code Protection bit
1 = Program memory is not code-protected
0 = Program memory is code-protected
Unimplemented: Read as ‘0’
bit 7
DEBUG: Background Debugger Enable bit
1 = Background debugger disabled; RB6 and RB7 configured as general purpose I/O pins
0 = Background debugger enabled; RB6 and RB7 are dedicated to In-Circuit Debug
XINST: Extended Instruction Set Enable bit
1 = Instruction set extension and Indexed Addressing mode enabled
0 = Instruction set extension and Indexed Addressing mode disabled (Legacy mode)
STVREN: Stack Overflow/Underflow Reset Enable bit
1 = Reset on stack overflow/underflow enabled
0 = Reset on stack overflow/underflow disabled
Unimplemented: Read as ‘0’
WDTEN: Watchdog Timer Enable bit
1 = WDT enabled
0 = WDT disabled (control is placed on SWDTEN bit)
Legend:
R = Readable bit
-n = Value when device is unprogrammed
Legend:
R = Readable bit
-n = Value when device is unprogrammed
R/WO-1
DEBUG
Note 1: This bit should always be maintained as ‘0’.
U-0
R/WO-1
XINST
U-0
STVREN
R/WO-1
WO = Write-once bit
WO = Write-once bit
U-0
Preliminary
PIC18F45J10 FAMILY
U-0
U-0
U-0
U = Unimplemented bit, read as ‘0’
‘1’ = Bit is set
U-0
U = Unimplemented bit, read as ‘0’
‘1’ = Bit is set
(1)
R/WO-1
CP0
U-0
‘0’ = Bit is cleared
‘0’ = Bit is cleared
U-0
U-0
DS39682C-page 231
R/WO-1
WDTEN
U-0
bit 0
bit 0

Related parts for PIC18F24J10-E/ML