ATSAM3X4EA-AU Atmel, ATSAM3X4EA-AU Datasheet - Page 283

no-image

ATSAM3X4EA-AU

Manufacturer Part Number
ATSAM3X4EA-AU
Description
ARM Microcontrollers - MCU QFP144,GREEN, IND TEMP, MRL A
Manufacturer
Atmel
Datasheet

Specifications of ATSAM3X4EA-AU

Rohs
yes
Core
ARM Cortex M3
Processor Series
SAM3X
Data Bus Width
32 bit
Maximum Clock Frequency
84 MHz
Program Memory Size
256 KB
Data Ram Size
64 KB
On-chip Adc
Yes
Operating Supply Voltage
2.4 V to 3.6 V
Operating Temperature Range
- 40 C to +85 C
Package / Case
LQFP-144
Mounting Style
SMD/SMT
Factory Pack Quantity
60

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3X4EA-AU
Manufacturer:
Atmel
Quantity:
10 000
18.4.6.2
Figure 18-6. NRSTB Reset
Note:
18.4.6.3
18.4.7
18.4.7.1
11057B–ATARM–28-May-12
11057B–ATARM–28-May-12
32 kHz Low Power Crystal
periph_nreset, ice_reset and proc_nreset are not shown, but are asserted low thanks to the vddcore_nreset signal controlling
the Reset controller.
SHDN / vr_standby
Core Reset
Oscillator output
vddcore_nreset
NRSTB Asynchronous Reset Pin
Supply Monitor Reset
SHDN output pin
bodcore_in
NRSTB
The NRSTB pin is an asynchronous reset input, which acts exactly like the zero-power power-on
reset cell.
As soon as NRSTB is tied to GND, the supply controller is reset generating in turn, a reset of the
whole system.
When NRSTB is released, the system can start as described in
Backup Power
The NRSTB pin does not need to be driven during power-up phase to allow a reset of the sys-
tem, it is done by the zero-power power-on cell.
As shown in
the SHDN pin to control external voltage regulator with shutdown capabilities.
The Supply Controller manages the vddcore_nreset signal to the Reset Controller, as described
previously in
mally asserted before shutting down the core power supply and released as soon as the core
power supply is correctly regulated.
There are two additional sources which can be programmed to activate vddcore_nreset:
The supply monitor is capable of generating a reset of the system. This can be enabled by set-
ting the SMRSTEN bit in the Supply Controller Supply Monitor Mode Register (SUPC_SMMR).
If SMRSTEN is set and if a supply monitor detection occurs, the vddcore_nreset signal is imme-
diately activated for a minimum of 1 slow clock cycle.
• a supply monitor detection
• a brownout detection
Figure
Section 18.4.6 ”Backup Power Supply
Supply”.
18-6, the SHDN pin acts like the vr_standby signal making it possible to use
30 Slow Clock Cycles = about 1ms
Reset”. The vddcore_nreset signal is nor-
between 2 and 3 Slow Clock Cycles
Section 18.4.6.1 ”Raising the
SAM3X/A
SAM3X/A
283
283

Related parts for ATSAM3X4EA-AU