TDGL007 Microchip Technology, TDGL007 Datasheet - Page 171

no-image

TDGL007

Manufacturer Part Number
TDGL007
Description
Development Boards & Kits - PIC / DSPIC DIGILENT CEREBOT MC7 MOTOR CONTROL BRD
Manufacturer
Microchip Technology
Datasheet

Specifications of TDGL007

Product
Development Boards
Interface Type
CAN, I2C
Operating Supply Voltage
5 V
REGISTER 13-2:
© 2011 Microchip Technology Inc.
bit 15
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 15
bit 14
bit 13
bit 12-7
bit 6
bit 5-4
bit 3-2
bit 1
bit 0
Note 1:
TON
R/W-0
U-0
2:
3:
(1)
When 32-bit operation is enabled (T2CON<3> = 1), these bits have no effect on Timery operation; all timer
functions are set through T2CON.
When 32-bit timer operation is enabled (T32 = 1) in the Timer Control register (TxCON<3>), the TSIDL bit
must be cleared to operate the 32-bit timer in Idle mode.
The TyCK pin is not available on all timers. Refer to the
TON: Timery On bit
1 = Starts 16-bit Timery
0 = Stops 16-bit Timery
Unimplemented: Read as ‘0’
TSIDL: Stop in Idle Mode bit
1 = Discontinue module operation when device enters Idle mode
0 = Continue module operation in Idle mode
Unimplemented: Read as ‘0’
TGATE: Timery Gated Time Accumulation Enable bit
When TCS = 1:
This bit is ignored.
When TCS = 0:
1 = Gated time accumulation enabled
0 = Gated time accumulation disabled
TCKPS<1:0>: Timer3 Input Clock Prescale Select bits
11 = 1:256
10 = 1:64
01 = 1:8
00 = 1:1
Unimplemented: Read as ‘0’
TCS: Timery Clock Source Select bit
1 = External clock from TyCK pin (on the rising edge)
0 = Internal clock (F
Unimplemented: Read as ‘0’
TGATE
R/W-0
U-0
TyCON (T3CON, T5CON, T7CON OR T9CON) CONTROL REGISTER
dsPIC33FJXXXMCX06A/X08A/X10A
(1)
W = Writable bit
‘1’ = Bit is set
TSIDL
R/W-0
R/W-0
(1)
CY
TCKPS<1:0>
)
(2)
(2)
R/W-0
U-0
(1)
(1,3)
‘0’ = Bit is cleared
U = Unimplemented bit, read as ‘0’
U-0
U-0
“Pin
(1)
(1)
Diagrams” section for the available pins.
U-0
U-0
x = Bit is unknown
TCS
R/W-0
U-0
(1,3)
DS70594C-page 171
U-0
U-0
bit 8
bit 0

Related parts for TDGL007