Z16F2800100ZCOG Zilog, Z16F2800100ZCOG Datasheet - Page 52

DEV KIT FOR Z16F ZNEO

Z16F2800100ZCOG

Manufacturer Part Number
Z16F2800100ZCOG
Description
DEV KIT FOR Z16F ZNEO
Manufacturer
Zilog
Series
ZNEO™r
Type
MCUr

Specifications of Z16F2800100ZCOG

Contents
Evaluation Board, Software and Documentation
For Use With/related Products
Z16F Series
For Use With
269-4661 - KIT ACC ETHERNET SMART CABLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4537
PS022008-0810
Table 6. Register File Address Map (Continued)
Address (Hex)
FF_E448
FF_E449
FF_E44A
FF_E44B
FF_E44C
FF_E44D
FF_E44E
FF_E44F
Analog Block Base Address = FF_E500
ADC Base Address = FF_E500
FF_E500
FF_E501
FF_E502
FF_E503
FF_E504
FF_E505
FF_E506
FF_E507
FF_E508-FF_E50F
FF_E510
FF_E511
FF_E512
FF_E513
Option Trim Registers Base Address = FF_FF00
FF_FF00-FF_FF24
FF_FF25
FF_FF26
FF_FF27
Note: XX=Undefined.
Register Description
Reserved
DMA3 Source Address Upper
DMA3 Source Address High
DMA3 Source Address Low
Reserved
DMA3 List Address Upper
DMA3 List Address High
DMA3 List Address Low
ADC0 Control Register
Reserved
ADC0 Data High Byte Register
ADC0 Data Low Bits Register
ADC Sample and Settling Time
Register
ADC Sample Hold Time
ADC Clock Prescale Register
ADC0 MAX Register
Reserved
Comparator and Op-Amp Control
Reserved
ADC Sample Timer Capture High
ADC Sample Timer Capture Low
Reserved for internal Zilog
IPO Trim 1
IPO Trim 2
ADC Reference Voltage Trim
P R E L I M I N A R Y
®
use
DMA3SARU
DMA3SARH
DMA3LARU
DMA3LARH
ADCTCAPH
DMA3SARL
ADCTCAPL
DMA3LARL
Mnemonic
ADC0MAX
IPOTRIM1
IPOTRIM2
ADC0D_H
ADC0CTL
ADC0D_L
ADCTRIM
CMPOPC
ADCSST
ADCCP
ADCST
Product Specification
Peripheral Address Map
Reset (Hex) Page No
ZNEO
00
00
00
00
00
00
00
XX
XX
0F
3F
00
00
00
XX
XX
XX
XX
XX
Z16F Series
288
289
289
289
290
290
247
248
249
249
250
251
252
255
252
253
297
297
298
37

Related parts for Z16F2800100ZCOG