PSB21150FV14XT Lantiq, PSB21150FV14XT Datasheet - Page 144

PSB21150FV14XT

Manufacturer Part Number
PSB21150FV14XT
Description
Manufacturer
Lantiq
Datasheet

Specifications of PSB21150FV14XT

Number Of Line Interfaces
1
Control Interface
HDLC
Lead Free Status / Rohs Status
Compliant
3.9.1
The HDLC controllers can be programmed to operate in various modes, which are
different in the treatment of the HDLC frame in receive direction. Thus the receive data
flow and the address recognition features can be programmed in a flexible way to satisfy
different system requirements.
The structure of a D-channel two-byte address (LAPD) is shown below:
For address recognition on the D-channel the IPAC-X contains four programmable
registers for individual SAPI and TEI values (SAP1, 2 and TEI1, 2), plus two fixed values
for the “group” SAPI (SAPG = ’FE’ or ’FC’) and TEI (TEIG = ’FF’).
The received C/R bit is excluded from the address comparison. EA is the address field
extension bit which must be set to ’1’ according to HDLC LAPD.
The structure of a B-channel two-byte address is as follows:
For address recognition on the B-channel the IPAC-X contains four programmable
registers for individual Receive Address High and Low values (RAH1, 2 and RAL1, 2),
plus two fixed values for the High Address Byte (Group Address = ’FE’ or ’FC’) and one
fixed value for the Low Address Byte (Group Address = ’FF’).
The received C/R bit is excluded from the address comparison. EA is the address field
extension bit which must be set to ’1’ according to HDLC LAPD.
Operating Modes
There are 5 different operating modes which can be selected via the mode selection bits
MDS2-0 in the MODEx registers:
Non-Auto Mode (MDS2-0 = ’01x’)
Characteristics:
All frames with valid addresses are accepted and the bytes following the address are
transferred to the m P via RFIFOx. Additional information is available in RSTAx.
Data Sheet
RAH1, 2, Group Address C/R 0
SAPI1, 2, SAPG
High Address Byte
High Address Byte
Message Transfer Modes
Full address recognition with one-byte (MDS = ’010’) or
two-byte (MDS = ’011’) address comparison
C/R 0
144
RAL1, 2, Group Address
TEI 1, 2, TEIG
Low Address Byte
Low Address Byte
Description of Functional Blocks
PSB/PSF 21150
EA
2003-01-30
IPAC-X

Related parts for PSB21150FV14XT