ADC1112D125F2/DB,598 NXP Semiconductors, ADC1112D125F2/DB,598 Datasheet - Page 29

no-image

ADC1112D125F2/DB,598

Manufacturer Part Number
ADC1112D125F2/DB,598
Description
BOARD EVALUATION FOR ADC1112D125
Manufacturer
NXP Semiconductors
Series
-r

Specifications of ADC1112D125F2/DB,598

Design Resources
ADC1x12D Demo Brd PCB Files
Number Of Adc's
2
Number Of Bits
11
Sampling Rate (per Second)
125M
Data Interface
Serial, LVDS/DDR
Input Range
1 ~ 2 Vpp
Power (typ) @ Conditions
1.23W @ 125MSPS
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
ADC1112D125
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-6891
NXP Semiconductors
ADC1112D125
Product data sheet
When the ADC1112D125 enters SPI control mode, the output data format (two’s
complement or offset binary) is determined by the level on pin SCLK (gray code can only
be selected via the SPI). Once in SPI control mode, the output data format can be
changed via bit DATA_FORMAT[1:0] (see
Fig 33. Default mode at start-up: SCLK LOW = offset binary; SDIO HIGH = LVDS DDR
Fig 34. Default mode at start-up: SCLK HIGH = two’s complement; SDIO LOW = CMOS
(CMOS LVDS DDR)
(CMOS LVDS DDR)
All information provided in this document is subject to legal disclaimers.
SDIO
SDIO
CS
CS
Rev. 2 — 3 March 2011
Dual 11-bit ADC: CMOS or LVDS DDR digital outputs
Table
Offset binary, LVDS DDR
default mode at start-up
two's complement, CMOS
default mode at start-up
24).
ADC1112D125
© NXP B.V. 2011. All rights reserved.
005aaa063
005aaa064
29 of 41

Related parts for ADC1112D125F2/DB,598