MC68EC040RC25 Freescale Semiconductor, MC68EC040RC25 Datasheet - Page 53

no-image

MC68EC040RC25

Manufacturer Part Number
MC68EC040RC25
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68EC040RC25

Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Through Hole
Pin Count
179
Package Type
PGA
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EC040RC25
Quantity:
33
Part Number:
MC68EC040RC25
Manufacturer:
MOT
Quantity:
1 259
Part Number:
MC68EC040RC25
Manufacturer:
XILINX
0
Part Number:
MC68EC040RC25A
Manufacturer:
MOT
Quantity:
1
Part Number:
MC68EC040RC25A
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
0 of an address loaded into the URP or the SRP must be zero. Transfers of data to and
from these 32-bit registers are long-word transfers.
3.1.2 Translation Control Register
The 16-bit TCR contains two control bits to enable paged address translation and to select
page size. The operating system must flush the ATCs before enabling address translation
since the TCR accesses and reset do not flush the ATCs. All unimplemented bits of this
register are read as zeros and must always be written as zeros. The M68040 always uses
word transfers to access this 16-bit register. The fields of the TCRs are defined following
Figure 3-4, which illustrates the TCR.
E—Enable
P—Page Size
3-4
31
This bit enables and disables paged address translation.
A reset operation clears this bit. When translation is disabled, logical addresses are
used as physical addresses. The MMU instruction, PFLUSH, can be executed
successfully despite the state of the E-bit. PTEST results are undefined if the MMU is
disabled and no table search occurs. If translation is disabled and an access does not
match a transparent translation register (TTR), the access has the following default
attributes on the TTR: the caching mode is cachable/write-through, write protection is
disabled, and the user attribute signals (UPA1 and UPA0) are zero.
This bit selects the memory page size.
A reset operation does not affect this bit. The bit must be initialized after a reset.
0 = Disable
1 = Enable
0 = 4 Kbytes
1 = 8 Kbytes
NOTE: Bits 13–0 are undefined (reserved).
15
E
Figure 3-4. Translation Control Register Format
SUPERVISOR ROOT POINTER
Figure 3-3. URP and SRP Register Formats
14
P
USER ROOT POINTER
Freescale Semiconductor, Inc.
13
0
For More Information On This Product,
12
0
11
0
M68040 USER'S MANUAL
Go to: www.freescale.com
10
0
9
0
8
0
7
0
6
0
5
0
4
0
9
3
0
8
0
0
2
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
MOTOROLA
0
0
0
0
0
0
0

Related parts for MC68EC040RC25