MC9S12XA256CAL Freescale Semiconductor, MC9S12XA256CAL Datasheet - Page 1003

IC MCU 256K FLASH 112-LQFP

MC9S12XA256CAL

Manufacturer Part Number
MC9S12XA256CAL
Description
IC MCU 256K FLASH 112-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheets

Specifications of MC9S12XA256CAL

Core Processor
HCS12X
Core Size
16-Bit
Speed
80MHz
Connectivity
EBI/EMI, I²C, IrDA, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
91
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
No. Of I/o's
91
Eeprom Memory Size
4KB
Ram Memory Size
16KB
Cpu Speed
80MHz
No. Of Timers
1
No. Of Pwm Channels
8
Digital Ic Case Style
LQFP
Rohs Compliant
Yes
Processor Series
S12XA
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
16 KB
Interface Type
CAN, I2C, SCI, SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
91
Number Of Timers
12
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
EVB9S12XDP512E
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 16 Channel)
Package
112LQFP
Family Name
HCS12
Maximum Speed
40 MHz
Operating Supply Voltage
2.5|5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XA256CAL
Manufacturer:
AD
Quantity:
101
Part Number:
MC9S12XA256CAL
Manufacturer:
FREESCALE
Quantity:
7 765
Part Number:
MC9S12XA256CAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XA256CAL
Manufacturer:
FREESCALE
Quantity:
7 765
Part Number:
MC9S12XA256CAL
Manufacturer:
FREESCALE
Quantity:
20 000
DDRS[7:0]
RDRS[7:0]
Reset
Reset
If the associated SCI transmit or receive channel is enabled this register has no effect on the pins.
The pin is forced to be an output if a SCI transmit channel is enabled, it is forced to be an input if
the SCI receive channel is enabled.
The DDRS bits revert to controlling the I/O direction of a pin when the associated channel is
disabled.
Field
24.0.5.22 Port S Reduced Drive Register (RDRS)
Read: Anytime.
Write: Anytime.
This register configures the drive strength of each port S output pin as either full or reduced. If the
port is used as input this bit is ignored.
Field
24.0.5.23 Port S Pull Device Enable Register (PERS)
Read: Anytime.
7–0
7–0
W
W
R
R
RDRS7
PERS7
Data Direction Port S
0 Associated pin is configured as input.
1 Associated pin is configured as output.
Note: Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read
Reduced Drive Port S
0 Full drive strength at output.
1 Associated pin drives at about 1/6 of the full drive strength.
7
0
7
1
on PTS or PTIS registers, when changing the DDRS register.
RDRS6
PERS6
Figure 24-25. Port S Pull Device Enable Register (PERS)
0
1
6
6
Figure 24-24. Port S Reduced Drive Register (RDRS)
Table 24-23. DDRS Field Descriptions
Table 24-24. RDRS Field Descriptions
RDRS5
PERS5
5
0
5
1
RDRS4
PERS4
0
1
4
4
Description
Description
RDRS3
PERS3
3
0
3
1
RDRS2
PERS2
0
1
2
2
RDRS1
PERS1
1
0
1
1
RDRS0
PERS0
0
1
0
0

Related parts for MC9S12XA256CAL