M30280FCHP#U5B Renesas Electronics America, M30280FCHP#U5B Datasheet - Page 119

IC M16C/28 MCU FLASH 128K 80LQFP

M30280FCHP#U5B

Manufacturer Part Number
M30280FCHP#U5B
Description
IC M16C/28 MCU FLASH 128K 80LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/Tiny/28r
Datasheet

Specifications of M30280FCHP#U5B

Core Processor
M16C/60
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, IEBus, SIO, UART/USART
Peripherals
DMA, POR, PWM, Voltage Detect, WDT
Number Of I /o
71
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
80-LQFP
For Use With
R0K330290S000BE - KIT EVAL STARTER FOR M16C/29M30290T2-CPE - EMULATOR COMPACT M16C/26A/28/29M30290T2-CPE-HP - EMULATOR COMPACT FOR M16C/TINY
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30280FCHP#U5BM30280FCHP#U3B
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30280FCHP#U5B
Manufacturer:
Renesas Electronics America
Quantity:
135
Company:
Part Number:
M30280FCHP#U5B
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30280FCHP#U5BM30280FCHP#U7B
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30280FCHP#U5BM30280FCHP#U9B
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R
R
M
11.5 Channel Priority and DMA Transfer Timing
e
E
1
Figure 11.6 DMA Transfer by External Factors
. v
J
6
0
If both DMA0 and DMA1 are enabled and DMA transfer request signals from DMA0 and DMA1 are de-
tected active in the same sampling period (one period from a falling edge to the next falling edge of CPU
clock), the DMAS bit on each channel is set to “1” (DMA requested) at the same time. In this case, the DMA
requests are arbitrated according to the channel priority, DMA0 > DMA1. The following describes DMAC
operation when DMA0 and DMA1 requests are detected active in the same sampling period. Figure 11.6
shows an example of DMA transfer effected by external factors.
DMA0 request having priority is received first to start a transfer when a DMA0 request and DMA1 request
are generated simultanelously. After one DMA0 transfer is completed, a bus arbitration is returned to the
CPU. When the CPU has completed one bus access, a DMA1 transfer starts. After one DMA1 transfer is
completed, the bus arbitration is again returned to the CPU.
In addition, DMA requsts cannot be counted up since each channel has one DMAS bit. Therefore, when
DMA requests, as DMA1 in Figure 11.6 occurs more than one time, the DAMS bit is set to "0" as soon
as getting the bus arbitration. The bus arbitration is returned to the CPU when one transfer is completed.
C
2
9
0 .
2 /
B
0
0
8
0
INT0
INT1
DMA0
DMA1
CPU
DMA0
request bit
DMA1
request bit
CPU clock
4
G
J
An example where DMA requests for external causes are detected active at the same
7
a
o r
0 -
. n
u
2
3
p
0
, 1
0
(
M
2
0
1
0
6
7
C
2 /
, 8
page 97
M
1
6
C
f o
2 /
8
3
) B
8
5
Obtainment
of the bus
right
11. DMAC

Related parts for M30280FCHP#U5B