EP4CE6E22C8N Altera, EP4CE6E22C8N Datasheet - Page 190

no-image

EP4CE6E22C8N

Manufacturer Part Number
EP4CE6E22C8N
Description
IC CYCLONE IV FPGA 6K 144EQFP
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE6E22C8N

Number Of Logic Elements/cells
6272
Number Of Labs/clbs
392
Total Ram Bits
270000
Number Of I /o
91
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
144-EQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE6E22C8N
Manufacturer:
AD
Quantity:
1 200
Part Number:
EP4CE6E22C8N
Manufacturer:
ALTERA
Quantity:
648
Part Number:
EP4CE6E22C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE6E22C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE6E22C8N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP4CE6E22C8N
0
Part Number:
EP4CE6E22C8N COREEP4CE6
Manufacturer:
ST
0
Part Number:
EP4CE6E22C8N36
Manufacturer:
ALTERA
0
Part Number:
EP4CE6E22C8N@@@
Manufacturer:
ALTERA
0
8–24
Cyclone IV Device Handbook, Volume 1
Default read mode of the supported parallel flash memory and all writes to the
parallel flash memory are asynchronous. Both the parallel flash families support a
synchronous read mode, with data supplied on the positive edge of DCLK.
The serial clock (DCLK) generated by Cyclone IV E devices controls the entire
configuration cycle and provides timing for the parallel interface.
Multi-Device AP Configuration
You can configure multiple Cyclone IV E devices using a single parallel flash. You can
cascade multiple Cyclone IV E devices using the chip-enable (nCE) and
chip-enable-out (nCEO) pins. The first device in the chain must have its nCE pin
connected to GND. You must connect its nCEO pin to the nCE pin of the next device in
the chain. Use an external 10-k pull-up resistor to pull the nCEO signal high to its
V
its configuration data from the bitstream, it drives the nCEO pin low, enabling the next
device in the chain. You can leave the nCEO pin of the last device unconnected or use
it as a user I/O pin after configuration if the last device in the chain is a Cyclone IV E
device. The nCONFIG, nSTATUS, CONF_DONE, DCLK, DATA[15..8], and
DATA[7..0] pins of each device in the chain are connected
and
The first Cyclone IV E device in the chain, as shown in
Figure 8–9 on page
configuration of the entire chain. You must connect its MSEL pins to select the AP
configuration scheme. The remaining Cyclone IV E devices are used as configuration
slaves. You must connect their MSEL pins to select the FPP configuration scheme. Any
other Altera device that supports FPP configuration can also be part of the chain as a
configuration slave.
The following are the configurations for the DATA[15..0] bus in a multi-device AP
configuration:
CCIO
Byte-wide multi-device AP configuration
Word-wide multi-device AP configuration
Figure 8–9 on page
level to help the internal weak pull-up resistor. When the first device captures all
8–26, is the configuration master device and controls the
8–26).
Chapter 8: Configuration and Remote System Upgrades in Cyclone IV Devices
Figure 8–8 on page 8–25
© December 2010 Altera Corporation
(Figure 8–8 on page 8–25
Configuration
and

Related parts for EP4CE6E22C8N