XC3S400-4PQ208C Xilinx Inc, XC3S400-4PQ208C Datasheet - Page 75

IC SPARTAN-3 FPGA 400K 208PQFP

XC3S400-4PQ208C

Manufacturer Part Number
XC3S400-4PQ208C
Description
IC SPARTAN-3 FPGA 400K 208PQFP
Manufacturer
Xilinx Inc
Series
Spartan™-3r
Datasheet

Specifications of XC3S400-4PQ208C

Number Of Logic Elements/cells
8064
Number Of Labs/clbs
896
Total Ram Bits
294912
Number Of I /o
141
Number Of Gates
400000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-BFQFP
Other names
Q2844431
XC3S4004PQ208C
XC3S4004PQ208C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S400-4PQ208C
Manufacturer:
XILINX
Quantity:
392
Part Number:
XC3S400-4PQ208C
Manufacturer:
XILINX
Quantity:
5
Part Number:
XC3S400-4PQ208C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S400-4PQ208C
Manufacturer:
XILINX
0
Part Number:
XC3S400-4PQ208C
Manufacturer:
XILINX
Quantity:
1
Table 46: Output Timing Adjustments for IOB (Continued)
DS099-3 (v2.5) December 4, 2009
Product Specification
98
LVCMOS33
LVDCI_33
LVDCI_DV2_33
LVTTL
LVCMOS25 with 12mA Drive
Following Signal Standard
Convert Output Time from
and Fast Slew Rate to the
(IOSTANDARD)
R
Slow
Slow
Fast
Fast
12 mA
16 mA
24 mA
12 mA
16 mA
24 mA
12 mA
16 mA
24 mA
12 mA
16 mA
24 mA
2 mA
4 mA
6 mA
8 mA
2 mA
4 mA
6 mA
8 mA
2 mA
4 mA
6 mA
8 mA
2 mA
4 mA
6 mA
8 mA
Add the Adjust-
6.38
4.83
4.01
3.92
2.91
2.81
2.49
3.86
1.87
0.62
0.61
0.16
0.14
0.06
0.28
0.26
7.27
4.94
3.98
3.98
2.97
2.84
2.65
4.32
1.87
1.27
1.19
0.42
0.27
0.16
Speed Grade
ment Below
-5
7.34
5.55
4.61
4.51
3.35
3.23
2.86
4.44
2.15
0.71
0.70
0.19
0.16
0.07
0.32
0.30
8.36
5.69
4.58
4.58
3.42
3.26
3.04
4.97
2.15
1.47
1.37
0.48
0.32
0.18
Spartan-3 FPGA Family: DC and Switching Characteristics
-4
Units
www.xilinx.com
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Table 46: Output Timing Adjustments for IOB (Continued)
Notes:
1.
2.
3.
PCI33_3
SSTL18_I
SSTL18_I_DCI
SSTL18_II
SSTL2_I
SSTL2_I_DCI
SSTL2_II
SSTL2_II_DCI
Differential Standards
LDT_25 (ULVDS_25)
LVDS_25
BLVDS_25
LVDSEXT_25
LVPECL_25
RSDS_25
DIFF_HSTL_II_18
DIFF_HSTL_II_18_DCI
DIFF_SSTL2_II
DIFF_SSTL2_II_DCI
LVCMOS25 with 12mA Drive
Following Signal Standard
Convert Output Time from
and Fast Slew Rate to the
The numbers in this table are tested using the methodology
presented in
conditions set forth in
These adjustments are used to convert output- and
three-state-path times originally specified for the LVCMOS25
standard with 12 mA drive and Fast slew rate to times that
correspond to other signal standards. Do not adjust times
that measure when outputs go into a high-impedance state.
For minimums, use the values reported by the Xilinx timing
analyzer.
(IOSTANDARD)
Table 47
Table
and are based on the operating
31,
Table
Add the Adjust-
–0.06
–0.09
–0.15
–0.02
0.74
0.07
0.22
0.30
0.23
0.19
0.13
0.10
0.02
0.16
0.05
0.75
0.13
0.10
Speed Grade
ment Below
-5
34, and
–0.05
–0.07
–0.13
–0.01
0.85
0.07
0.25
0.34
0.26
0.22
0.15
0.11
0.04
0.18
0.06
0.86
0.15
0.11
Table
-4
36.
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
75

Related parts for XC3S400-4PQ208C