KSZ8842-16MQL Micrel Inc, KSZ8842-16MQL Datasheet - Page 61

IC SWITCH 10/100 16BIT 128PQFP

KSZ8842-16MQL

Manufacturer Part Number
KSZ8842-16MQL
Description
IC SWITCH 10/100 16BIT 128PQFP
Manufacturer
Micrel Inc
Datasheets

Specifications of KSZ8842-16MQL

Data Rate
100Mbps
Controller Type
Ethernet Switch Controller
Interface
PCI
Voltage - Supply
3.1 V ~ 3.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
128-MQFP, 128-PQFP
No. Of Ports
1
Ethernet Type
IEEE 802.3u
Supply Current
122mA
Supply Voltage Range
3.1V To 3.5V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
QFP
No. Of
RoHS Compliant
Number Of Primary Switch Ports
2
Internal Memory Buffer Size
32
Operating Supply Voltage (typ)
3.3V
Fiber Support
Yes
Integrated Led Drivers
Yes
Phy/transceiver Interface
MII
Power Supply Type
Analog/Digital
Package Type
PQFP
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Pin Count
128
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
3.5V
Operating Supply Voltage (min)
3.1V
Operating Temperature Classification
Commercial
Interface Type
PCI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
576-1634 - BOARD EVALUATION KSZ8842-16MQL
Current - Supply
-
Lead Free Status / RoHS Status
Compliant, Lead free / RoHS Compliant
Other names
576-1478-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KSZ8842-16MQL
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8842-16MQLI
Manufacturer:
MICREL
Quantity:
760
Bank 17 RX Frame Data Pointer Register (0x06): RXFDPR
The value of this register determines the address to be accessed within the RXQ frame buffer. When the Auto Increment
is set, it will automatically increment the RXQ Pointer on read accesses to the data register.
The counter is incremented is by one for every byte access, by two for every word access, and by four for every double
word access.
Bank 17 QMU Data Register Low (0x08): QDRL
This register QDRL(0x08-0x09) contains the Low data word presently addressed by the pointer register. Reading maps
from the RXQ, and writing maps to the TXQ.
Bank 17 QMU Data Register High (0x0A): QDRH
This register QDRH(0x0A-0x0B) contains the High data word presently addressed by the pointer register. Reading maps
from the RXQ, and writing maps to the TXQ.
Micrel Confidential
Bit
15
14
13-11
10-0
Bit
15-0
Bit
15-0
November 2005
Default Value
-
0x0
-
0x0
Default Value
-
Default Value
-
R/W
RO
RW
RO
RW
R/W
RW
R/W
RW
enqueued through the TXQ command register.
Description
Reserved
RXFPAI RX Frame Pointer Auto Increment
When this bit is set, the RXQ Address register increments automatically on accesses
to the data register. The increment is by one for every byte access, by two for every
word access, and by four for every double word access.
When this bit is reset, the RX frame data pointer is manually controlled by user to
access the RX frame location.
Reserved
RXFP RX Frame Pointer
RX Frame data pointer index to the Data register for access.
This field reset to next available RX frame location when RX Frame release command
is issued (through the RXQ command register).
Description
QDRL Queue Data Register Low
This register is mapped into two uni-directional buffers for 16-bit buses, and one uni-
directional buffer for 32-bit buses, (TXQ when Write, RXQ when Read) that allow
moving words to and from the KSZ8842M regardless of whether the pointer is even,
odd, or Dword aligned. Byte, word, and Dword access can be mixed on the fly in any
order. This register along with DQRH is mapped into two consecutive word locations
for 16-bit buses, or one word location for 32-bit buses, to facilitate Dword move
operations.
Description
QDRL Queue Data Register High
This register is mapped into two uni-directional buffers for 16-bit buses, and one uni-
directional buffer for 32-bit buses, (TXQ when Write, RXQ when Read) that allow
moving words to and from the KSZ8842M regardless of whether the pointer is even,
odd, or dword aligned. Byte, word, and Dword access can be mixed on the fly in any
order. This register along with DQRL is mapped into two consecutive word locations
for 16-bit buses, or one word location for 32-bit buses, to facilitate Dword move
operations.
61
KSZ8842-16/32 MQL/MVL
Rev. 1.4

Related parts for KSZ8842-16MQL