PSB3186FV14XT Lantiq, PSB3186FV14XT Datasheet - Page 13

no-image

PSB3186FV14XT

Manufacturer Part Number
PSB3186FV14XT
Description
Manufacturer
Lantiq
Datasheet

Specifications of PSB3186FV14XT

Number Of Line Interfaces
1
Control Interface
HDLC
Lead Free Status / Rohs Status
Compliant
Table 1
Operating modes
Supply voltage
Technology
Package
Transceiver
Transformer ratio for the
transmitter
receiver
Test Functions
Microcontroller Interface
Command structure of the
register access (SCI)
Crystal
Buffered 7.68 MHz output Provided
Controller data access to
IOM-2 timeslots
Data control and
manipulation
Data Sheet
Comparison of the ISAC-SX TE with the previous version ISAC-S TE:
CMOS
ISAC-SX TE PSB 3186
TE
3.3 V ± 5%
P-MQFP-64 / P-TQFP-64
1:1
1:1
- Dig. loop via Layer 2 (TLP)
- Layer 1 disable (DIS_TR)
- Analog loop (LP_A- bit
Serial interface (SCI)
8-bit parallel interface:
Motorola Mux
Siemens/Intel Mux
Siemens/Intel Non-Mux
direct/ indirect Addressing
Header/address/data
7.68 MHz
All timeslots;
various possibilities of data
access
Various possibilities of data
control and data
manipulation (enable/
disable, shifting, looping,
switching)
EXLP- bit, ARL)
13
ISAC-S TE PSB 2186
TE
5 V ± 5%
CMOS
P-MQFP-64 / P-LCC-44 /
P-DIP-40
2:1
2:1
- Dig. loop via Layer 2(TLP)
- Layer 1 disable (DIS_TR)
- Analog loop (ARL)
Not provided
8-bit parallel interface:
Motorola Mux
Siemens/Intel Mux
Siemens/Intel Non-Mux
Address/data
7.68 MHz
Not provided
Restricted access to
B- and IC-channel
B- and IC-channel looping
ISAC-SX TE
PSB 3186
2003-01-30
Overview

Related parts for PSB3186FV14XT