C8051F502-IMR Silicon Laboratories Inc, C8051F502-IMR Datasheet - Page 221

no-image

C8051F502-IMR

Manufacturer Part Number
C8051F502-IMR
Description
MCU 8-Bit C8051F50x 8051 CISC 64KB Flash 2.5V/3.3V/5V 32-Pin QFN EP T/R
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of C8051F502-IMR

Package
32QFN EP
Device Core
8051
Family Name
C8051F50x
Maximum Speed
50 MHz
Ram Size
4.25 KB
Program Memory Size
64 KB
Operating Supply Voltage
2.5|3.3|5 V
Data Bus Width
8 Bit
Program Memory Type
Flash
Number Of Programmable I/os
25
Interface Type
I2C/SPI/UART
On-chip Adc
32-chx12-bit
Operating Temperature
-40 to 125 °C
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F502-IMR
0
The length of the 4 bit segments must be adjusted so that their sum is as close as possible to the desired
bit time. Since each segment must be an integer multiple of the time quantum (t
bit time is 24 tq (1000.008 ns), yielding a bit rate of 0.999992 Mbit/sec. The Sync_Seg is a constant 1 tq.
The Prop_Seg must be greater than or equal to the propagation delay of 400 ns and so the choice is 10 tq
(416.67 ns).
The remaining time quanta (13 tq) in the bit time are divided between Phase_Seg1 and Phase_Seg2 as
shown in. Based on this equation, Phase_Seg1 = 6 tq and Phase_Seg2 = 7 tq.
The Synchronization Jump Width (SJW) timing parameter is defined by. It is used for determining the value
written to the Bit Timing Register and for determining the required oscillator tolerance. Since we are using
a quartz crystal as the system clock source, an oscillator tolerance calculation is not needed.
The value written to the Bit Timing Register can be calculated using Equation 18.3. The BRP Extension
register is left at its reset value of 0x0000.
Bit Timing Register = (TSEG2 x 0x1000) + (TSEG1 x 0x0100) + (SJWp x 0x0040) + BRPE = 0x6FC0
1. If Phase_Seg1 + Phase_Seg2 is even, then Phase_Seg2 = Phase_Seg1. If the sum is odd,
2. Phase_Seg2 should be at least 2
Phase_Seg2 = Phase_Seg1 + 1.
1t
Phase_Seg1 + Phase_Seg2 = Bit_Time – (Synch_Seg + Prop_Seg)
Equation 22.3. Calculating the Bit Timing Register Value
q
Bit Timing Register = (TSEG2 x 0x1000) + (TSEG1 x 0x0100)
Equation 22.2. Synchronization Jump Width (SJW)
Sync_Seg
TSEG1 = Prop_Seg + Phase_Seg1 - 1 = 10 + 6 – 1 = 15
Equation 22.1. Assigning the Phase Segments
BRPE = BRP – 1 = BRP Extension Register = 0x0000
1t
Prop_Seg
Figure 22.3. Four segments of a CAN Bit
1 to 8 t
q
SJWp = SJW – 1 = minimum (4, 6) – 1 = 3
SJW = minimum (4, Phase_Seg1)
t
TSEG2 = Phase_Seg2 – 1 = 6
q
q
CAN Bit Time (4 to 25 t
.
Rev. 1.2
Phase_Seg1
1 to 8 t
q
q
)
C8051F50x/F51x
Phase_Seg2
Sample Point
1 to 8 t
q
), the closest achievable
q
221

Related parts for C8051F502-IMR