mc9s12ne64 Freescale Semiconductor, Inc, mc9s12ne64 Datasheet - Page 65

no-image

mc9s12ne64

Manufacturer Part Number
mc9s12ne64
Description
Hcs12 Microcontrollers Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc9s12ne64CPV
Manufacturer:
RENESAS
Quantity:
21 000
Part Number:
mc9s12ne64CPV
Manufacturer:
FREESCAL
Quantity:
455
Part Number:
mc9s12ne64CPV
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12ne64CPVE
Manufacturer:
ST
Quantity:
445
Part Number:
mc9s12ne64CPVE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12ne64VTU
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
mc9s12ne64VTU
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12ne64VTUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12ne64VTUE
Manufacturer:
ALTERA
0
Part Number:
mc9s12ne64VTUE
Manufacturer:
FREESCALE
Quantity:
20 000
1.7.3
See the CRG chapter for information about the clock and reset generator module. For the MC9S12NE64,
only the Pierce circuitry is available for the oscillator.
The low-voltage reset feature uses the low-voltage reset signal from the VREG_PHY module as an input
to the CRG module. When the regulator output voltage supply to the internal chip logic falls below a
specified threshold, the LVR signal from the VREG_PHY module causes the CRG module to generate a
reset. See the VREG_PHY block description chapter for voltage level specifications.
1.7.4
See the OSC chapter for information about the oscillator module. The XCLKS input signal is not available
on the MC9S12NE64. The signal is internally tied low to select the Pierce oscillator or external clock
configuration.
1.7.5
See the EMAC chapter for information about the Ethernet media access controller module. The EMAC is
part of the IPBus domain.
1.7.5.1
When the EMAC is configured for and external Ethernet physical transceiver internal pull-ups and
pull-downs are not automatically configured on the MII inputs. Any internal pull-up or pull-down resistors,
which may be required, must be configured by setting the appropriate pull control registers in the port
integration module (PIM). This implementation allows the use of external pull-up and pull-down resistors.
1.7.5.2
When the EXTPHY bit (in the EMAC NETCTL register) is set to 1, the EMAC is configured to work with
the internal EPHY block. Please see
regarding the EPHY block.
1.7.5.3
Special care must be taken when executing STOP and WAIT instructions while using the EMAC, or
undesired operation may result.
1.7.5.3.1
Transmit and receive operations are not possible in wait mode if the CWAI bit is set in the CLKSEL
register because the clocks to the transmit and receive buffers are stopped. It is recommended that the
EMAC ESWAI bit be set if wait mode is entered with the CWAI set.
Freescale Semiconductor
Clock Reset Generator (CRG)
Oscillator (OSC)
Ethernet Media Access Controller (EMAC)
EMAC MII External Pin Configuration
EMAC Internal PHY Configuration
Low-Power Operation
Wait
1.7.6, “Ethernet Physical Transceiver
MC9S12NE64 Data Sheet, Rev 1.0
(EPHY),” for more information
Block Configuration for MC9S12NE64
65

Related parts for mc9s12ne64