PEB2256E INFINEON [Infineon Technologies AG], PEB2256E Datasheet - Page 299

no-image

PEB2256E

Manufacturer Part Number
PEB2256E
Description
E1/T1/J1 Framer and Line Interface Component for Long and Short Haul Applications
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet
Code Violation Counter (Read)
CVCL
CVCH
CV(15:0)
Data Sheet
CV15
CV7
7
7
Code Violations
No function if NRZ code has been enabled.
If the HDB3 or the CMI code with HDB3-precoding is selected, the 16-
bit counter is incremented when violations of the HDB3 code are
detected. The error detection mode is determined by programming
the bit FMR0.EXTD.
If simple AMI coding is enabled (FMR0.RC0/1 = 10) all bipolar
violations are counted. The error counter does not roll over.
During alarm simulation, the counter is incremented every four bits
received up to its saturation.
Clearing and updating the counter is done according to bit
FMR1.ECM.
If this bit is reset the error counter is permanently updated in the
buffer. For correct read access of the error counter bit DEC.DCVC
has to be set. With the rising edge of this bit updating the buffer is
stopped and the error counter is reset. Bit DEC.DCVC is reset
automatically with reading the error counter high byte.
If FMR1.ECM is set every second (interrupt ISR3.SEC) the error
counter is latched and then automatically reset. The latched error
counter state should be read within the next second.
299
FALC56 V1.2
CV0
CV8
E1 Registers
0
0
PEB 2256
2002-08-27
(52)
(53)

Related parts for PEB2256E