STEVAL-IFS006V1 STMicroelectronics, STEVAL-IFS006V1 Datasheet - Page 47

BOARD EVAL 8BIT MICRO + TDE1708

STEVAL-IFS006V1

Manufacturer Part Number
STEVAL-IFS006V1
Description
BOARD EVAL 8BIT MICRO + TDE1708
Manufacturer
STMicroelectronics

Specifications of STEVAL-IFS006V1

Design Resources
STEVAL-IFS006V1 Bill of Material
Sensor Type
Proximity
Interface
I²C
Voltage - Supply
6 V ~ 48 V
Embedded
Yes, MCU, 8-Bit
Utilized Ic / Part
ST7FLITEUS5, TDE1708
Processor To Be Evaluated
ST7LITEUS5
Data Bus Width
8 bit
Operating Supply Voltage
6 V to 48 V
Silicon Manufacturer
ST Micro
Silicon Core Number
TDE1708DFT
Kit Application Type
Sensing - Touch / Proximity
Application Sub Type
Proximity Switch
Kit Contents
Board
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Sensitivity
-
Sensing Range
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-6403
STEVAL-IFS006V1

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STEVAL-IFS006V1
Manufacturer:
ST
0
ST7LITEUS2, ST7LITEUS5
AVD Threshold Selection register (AVDTHCR)
Refer to
this register.
Application notes
The LVDRF flag is not cleared when another reset type occurs (external or watchdog), the
LVDRF flag remains set to keep trace of the original failure.
In this case, a watchdog reset can be detected by software while an external reset can not.
Table 13.
003Ah
003Eh
Address
(Hex.)
Section 6.3.4: AVD Threshold Selection register (AVDTHCR)
SICSR
reset
value
AVDTHCR
reset
value
Bit 2 LVDRF LVD reset flag
Bit 1 AVDF Voltage Detector flag
Bit 0 AVDIE Voltage Detector interrupt enable
Register
System integrity register map and reset values
label
This bit indicates that the last Reset was generated by the LVD block. It is set by
hardware (LVD reset) and cleared when read. See WDGRF flag description in
Section 10.1.6 on page 69
BYTE, the LVDRF bit value is undefined.
Note: If the selected clock source is one of the two internal ones, and if V
This read-only bit is set and cleared by hardware. If the AVDIE bit is set, an
interrupt request is generated when the AVDF bit is set. Refer to
additional details
0: V
1: V
This bit is set and cleared by software. It enables an interrupt to be generated when
the AVDF flag is set. The pending interrupt information is automatically cleared
when software enters the AVD interrupt routine.
0: AVD interrupt disabled
1: AVD interrupt enabled
DD
DD
remains below the selected LVD threshold during less than T
typ.), the LVDRF flag cannot be set even if the device is reset by the LVD.
If the selected clock source is the external clock (CLKIN), the flag is never
set if the reset occurs during Halt mode. In run mode the flag is set only if
f
over AVD threshold
under AVD threshold
CLKIN
CK2
7
0
0
is greater than 10 MHz.
CK1
6
1
0
for more details. When the LVD is disabled by OPTION
CK0
5
1
0
4
0
0
3
0
0
LVDRF
2
0
x
for a full description of
Figure 17
AVDF
AVD1
AWU
1
0
1
Interrupts
(33us
DD
AVDIE
for
AVD2
47/136
0
0
1

Related parts for STEVAL-IFS006V1