STEVAL-IFS006V1 STMicroelectronics, STEVAL-IFS006V1 Datasheet - Page 74

BOARD EVAL 8BIT MICRO + TDE1708

STEVAL-IFS006V1

Manufacturer Part Number
STEVAL-IFS006V1
Description
BOARD EVAL 8BIT MICRO + TDE1708
Manufacturer
STMicroelectronics

Specifications of STEVAL-IFS006V1

Design Resources
STEVAL-IFS006V1 Bill of Material
Sensor Type
Proximity
Interface
I²C
Voltage - Supply
6 V ~ 48 V
Embedded
Yes, MCU, 8-Bit
Utilized Ic / Part
ST7FLITEUS5, TDE1708
Processor To Be Evaluated
ST7LITEUS5
Data Bus Width
8 bit
Operating Supply Voltage
6 V to 48 V
Silicon Manufacturer
ST Micro
Silicon Core Number
TDE1708DFT
Kit Application Type
Sensing - Touch / Proximity
Application Sub Type
Proximity Switch
Kit Contents
Board
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Sensitivity
-
Sensing Range
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-6403
STEVAL-IFS006V1

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STEVAL-IFS006V1
Manufacturer:
ST
0
On-chip peripherals
10.2.5
10.2.6
74/136
Interrupts
Table 28.
Register description
Timer control status register (ATCSR)
Reset value: 0000 0000 (00h)
1. The interrupt events are connected to separate interrupt vectors (see Interrupts chapter).
2. Only if CK0=1 and CK1=0
Interrupt event
They generate an interrupt if the enable bit is set in the ATCSR register and the interrupt mask in the CC
register is reset (RIM instruction).
Overflow event
7
0
CMP event
Bits 7:5 Reserved, must be kept cleared.
Bits 4:3 CK[1:0] Counter Clock Selection.
Bit 2 OVF Overflow flag.
Bit 1 OVFIE Overflow interrupt enable.
Bit 0 CMPIE Compare interrupt enable.
Interrupt events
0
These bits are set and cleared by software and cleared by hardware after a reset.
They select the clock frequency of the counter (see
selection).
This bit is set by hardware and cleared by software by reading the ATCSR register.
It indicates the transition of the counter from FFFh to ATR value.
0: No counter overflow occurred
1: Counter overflow occurred
When set, the OVF bit stays high for 1 f
clock selection) after it has been cleared by software.
This bit is read/write by software and cleared by hardware after a reset.
0: OVF interrupt disabled
1: OVF interrupt enabled
This bit is read/write by software and clear by hardware after a reset. It allows to
mask the interrupt generation when CMPF bit is set.
0: CMPF interrupt disabled
1: CMPF interrupt enabled
(1)
CMPFx
Event
OVF
flag
0
CK1
control
Enable
CMPIE
OVFIE
Read/write
bit
CK0
COUNTER
from
Wait
Exit
Yes
Yes
cycle (up to 1ms depending on the
OVF
ST7LITEUS2, ST7LITEUS5
Table 29: Counter clock
from
Halt
Exit
No
No
OVFIE
Active-halt
Yes
from
Exit
No
(2)
CMPIE
0

Related parts for STEVAL-IFS006V1