EP9302-IQZ Cirrus Logic Inc, EP9302-IQZ Datasheet - Page 134

IC ARM9 SOC PROCESSOR 208LQFP

EP9302-IQZ

Manufacturer Part Number
EP9302-IQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9302-IQZ

Core Size
16/32-Bit
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-LQFP
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
3
No. Of Pwm Channels
1
Digital Ic Case Style
LQFP
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9302A-Z
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1132 - KIT DEVELOPMENT EP9302 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1253

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9302-IQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9302-IQZ
Manufacturer:
CIRRUS
Quantity:
20 000
5
5-8
5.1.5.2.2
System Controller
EP93xx User’s Guide
Even though FCLK is the usual CPU clock, HCLK can optionally be used instead. Processor
clocking modes are:
Both Async mode and Sync mode use FCLK. FCLK can be faster than HCLK, which would
yield higher performance. Async mode and Sync mode have different clock skew
requirements between FCLK and HCLK, and therefor have different throughput penalties due
to clock synchronization. Fast Bus mode bypasses FCLK, and the CPU runs from HCLK. In
this mode, the ARM Core potentially has lower performance than with the other two modes.
When the ARM Core starts up, it defaults to Fast Bus mode. (The selection of clocking
modes is determined by the iA and nF bits in ARM co-processor 15 register 1.)
The MCLK, VCLK, and MIR_CLK generators are three identical blocks. Each block contains
a pre-divider of 2, 2.5 and 3 followed by a 7-bit programmer divider. The audio clock SCLK
and LRCLK are further divided down from MCLK. The registers,
“VidClkDiv” on page
USB uses a 48 MHz clock generated by PLL2. USBDIV, in register
used to divide the frequency down from the PLL2 output.
The Key Matrix and Touchscreen Controller clocks are generated from an external 14.7 MHz
oscillator. A chain of dividers generates divide-by-2, 4, 8, 16, 32, 64 versions of external
oscillator clock. Programmable bits in the
by-4 or a divide-by-16 version of the external oscillator clock for each of the Key Matrix clock
and Touchscreen controller.
Table 5-3
• Async mode
• Sync mode
• Fast Bus mode
Peripheral Clock Generation
Watchdog
UART1
UART2
UART3
Block
Timers
PWM
SSP
AAC
describes the speeds and sources for the various clocks.
5-29, and
Clocks Used
508.4689 KHz
14.7456 MHz
14.7456 MHz
7.3728 MHz
7.3728 MHz
2.9491 MHz
1.9939 KHz
983 KHz
256 Hz
Table 5-3. Clock Speeds and Sources
Copyright 2007 Cirrus Logic
“I2SClkDiv” on page
Divided by 2 from 14.7456 MHz external oscillator
Both are derived from 14.7456 MHz external oscillator
From the 14.7456MHz external oscillator
Divided-by-5 from the 14.7456MHz external oscillator
All divided by the 14.7456 MHz external oscillator
Tap from the 32 KHz RTC clock
“KeyTchClkDiv” on page 5-32
5-31, show the details.
Clock Source
“MIRClkDiv” on page
“ClkSet2” on page
select either a divide-
DS785UM1
5-20, is
5-30,

Related parts for EP9302-IQZ