S1D13505 Epson Electronics America, Inc., S1D13505 Datasheet - Page 543

no-image

S1D13505

Manufacturer Part Number
S1D13505
Description
LCD Controller
Manufacturer
Epson Electronics America, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S1D13505F00A
Manufacturer:
EPSON
Quantity:
254
Part Number:
S1D13505F00A100
Manufacturer:
EPSON
Quantity:
8 000
Part Number:
S1D13505F00A2
Manufacturer:
EPSON
Quantity:
5
Part Number:
S1D13505F00A2
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Part Number:
S1D13505F00A200
Manufacturer:
EPSON
Quantity:
1 400
Part Number:
S1D13505F00A200
Manufacturer:
Epson Electronics America Inc-Semiconductor Div
Quantity:
10 000
Part Number:
S1D13505F00A200
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Epson Research and Development
Vancouver Design Center
4.2 S1D13505 Configuration
4.3 NEC V
Interfacing to the NEC VR4121™ Microprocessor
Issue Date: 01/02/05
MD0
MD[3:1]
MD4
MD5
MD11
S1D13505
Pin Name
8-bit host bus interface
101 = MIPS/ISA host bus interface
Little Endian
WAIT# is active high (1 = insert wait state)
Alternate Host Bus Interface Selected
= configuration for NEC VR4121 microprocessor
R
4121 Configuration
Note
The S1D13505 latches MD15 through MD0 to allow selection of the bus mode and other
configuration data on the rising edge of RESET#. For details on configuration, refer to the
S1D13505 Hardware Functional Specification, document number X23A-A-001-xx.
The table below shows those configuration settings relevant to the MIPS/ISA host bus
interface used by the NEC V
The NEC V
that the reserved address space is for the LCD controller, and not for the high-speed ISA
memory. The register BCUCNTREG2 bit GMODE must be set to 1 to indicate that a
non-inverting data bus is used for LCD controller accesses.
The LCD interface must be set to operate using a 16-bit data bus. This is accomplished by
setting the NEC V
The frequency of BUSCLK output is programmed from the state of pins TxD/CLKSEL2,
RTS#/CLKSEL1 and DTR#/CLKSEL0 during reset, and from the PMU (Power
Management Unit) configuration registers of the NEC V
any of the frequencies provided by the NEC V
Setting the register BCUCNTREG3 bit LCD32/ISA32 to 0 affects both the LCD con-
troller and high-speed ISA memory access.
value on this pin at rising edge of RESET# is used to configure:(1/0)
Table 4-1: Summary of Power-On-Reset Options
R
4121 register BCUCNTREG1 bit ISAM/LCD must be set to 0. A 0 indicates
1
R
4121 register BCUCNTREG3 bit LCD32/ISA32 to 0.
R
4121 microprocessor.
16-bit host bus interface
Big Endian
WAIT# is active low (0 = insert wait state)
Primary Host Bus Interface Selected
R
4121.
R
4121. The S1D13505 works at
0
X23A-G-011-04
S1D13505
Page 13

Related parts for S1D13505