MC9S08DZ128MLL Freescale Semiconductor, MC9S08DZ128MLL Datasheet - Page 140

MCU 8BIT 128K FLASH 100-LQFP

MC9S08DZ128MLL

Manufacturer Part Number
MC9S08DZ128MLL
Description
MCU 8BIT 128K FLASH 100-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS08r

Specifications of MC9S08DZ128MLL

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
CAN, I²C, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
87
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 24x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
100-LQFP
Processor Series
S08DZ
Core
HCS08
Data Bus Width
8 bit
Data Ram Size
8 KB
Interface Type
CAN, I2C, SCI, SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
88
Number Of Timers
3
Operating Supply Voltage
5.5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWS08
Development Tools By Supplier
DEMO9S08DZ60
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 24 Channel
Controller Family/series
HCS08
No. Of I/o's
87
Eeprom Memory Size
2KB
Ram Memory Size
8KB
Cpu Speed
40MHz
No. Of Timers
3
Digital Ic Case Style
LQFP
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08DZ128MLL
Manufacturer:
FREESCAL
Quantity:
300
Part Number:
MC9S08DZ128MLL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 6 Parallel Input/Output Control
6.5.11.3
6.5.11.4
Note: Slew rate reset default values may differ between engineering samples and final production parts. Always initialize slew
140
PTLPE[7:0]
PTLSE[7:0]
Reset:
Reset:
Field
Field
7:0
7:0
rate control to the desired value to ensure correct operation.
W
W
R
R
PTLPE7
PTLSE7
Internal Pull Enable for Port L Bits — Each of these control bits determines if the internal pull-up device is
enabled for the associated PTL pin. For port L pins that are configured as outputs, these bits have no effect and
the internal pull devices are disabled.
0 Internal pull-up device disabled for port L bit n.
1 Internal pull-up device enabled for port L bit n.
Output Slew Rate Enable for Port L Bits — Each of these control bits determines if the output slew rate control
is enabled for the associated PTL pin. For port L pins that are configured as inputs, these bits have no effect.
0 Output slew rate control disabled for port L bit n.
1 Output slew rate control enabled for port L bit n.
Port L Pull Enable Register (PTLPE)
0
Port L Slew Rate Enable Register (PTLSE)
0
7
7
Pull-down devices only apply when using pin interrupt functions, when
corresponding edge select and pin select functions are configured.
PTLPE6
PTLSE6
Figure 6-67. Internal Pull Enable for Port L Register (PTLPE)
Figure 6-68. Slew Rate Enable for Port L Register (PTLSE)
0
0
6
6
Table 6-65. PTLPE Register Field Descriptions
Table 6-66. PTLSE Register Field Descriptions
MC9S08DZ128 Series Data Sheet, Rev. 1
PTLPE5
PTLSE5
0
0
5
5
PTLPE4
PTLSE4
NOTE
0
0
4
4
Description
Description
PTLPE3
PTLSE3
3
0
3
0
PTLPE2
PTLSE2
0
0
2
2
PTLPE1
PTLSE1
Freescale Semiconductor
0
0
1
1
PTLPE0
PTLSE0
0
0
0
0

Related parts for MC9S08DZ128MLL