MCF5272VF66R2J Freescale Semiconductor, MCF5272VF66R2J Datasheet - Page 175

no-image

MCF5272VF66R2J

Manufacturer Part Number
MCF5272VF66R2J
Description
IC MCU 166MHZ 196MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF527xr
Datasheets

Specifications of MCF5272VF66R2J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, UART/USART, USB
Peripherals
DMA, WDT
Number Of I /o
32
Program Memory Size
16KB (4K x 32)
Program Memory Type
ROM
Ram Size
1K x 32
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
196-MAPBGA
Processor Series
MCF527x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5272-KIT, NNDK-MOD5270-KIT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272VF66R2J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 7
Interrupt Controller
This chapter describes the operation of the interrupt controller portion of the system integration module
(SIM). It includes descriptions of the registers in the interrupt controller memory map and the interrupt
priority scheme.
7.1
The SIM provides a centralized interrupt controller for all MCF5272 interrupt sources, which consist of
the following:
Figure 7-1
The SIM provides the following registers for managing interrupts:
Freescale Semiconductor
External interrupts INT[6:1]
Timer modules
UART modules
PLIC module
USB module
DMA module
Ethernet module
QSPI module
Software watchdog timer (SWT)
Four interrupt control registers (ICR1–ICR4), which are used to assign interrupt levels to the
interrupt sources.
The interrupt source register (ISR) allows reading the instantaneous value of each interrupt source.
The programmable interrupt transition register (PITR) specifies the triggering transition of the
external interrupt inputs.
The programmable interrupt wakeup register (PIWR) specifies which interrupt sources can
reactivate the CPU from low-power sleep or stop mode.
The programmable interrupt vector register (PIVR) specifies which vector number is returned in
response to an interrupt acknowledge cycle.
Overview
is a block diagram of the interrupt controller.
MCF5272 ColdFire
®
Integrated Microprocessor User’s Manual, Rev. 3
7-1

Related parts for MCF5272VF66R2J