MCF5272VF66R2J Freescale Semiconductor, MCF5272VF66R2J Datasheet - Page 299

no-image

MCF5272VF66R2J

Manufacturer Part Number
MCF5272VF66R2J
Description
IC MCU 166MHZ 196MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF527xr
Datasheets

Specifications of MCF5272VF66R2J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, UART/USART, USB
Peripherals
DMA, WDT
Number Of I /o
32
Program Memory Size
16KB (4K x 32)
Program Memory Type
ROM
Ram Size
1K x 32
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
196-MAPBGA
Processor Series
MCF527x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5272-KIT, NNDK-MOD5270-KIT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272VF66R2J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The MCF5272 PLIC provides two sets of D-channel arbitration control pins:
Because pin set 1 connects ports 1, 2, and 3, these ports do not have D-channel arbitration control signals.
13.2
This section describes the GCI/IDL block.
13.2.1
The maximum data rate received for each GCI/IDL port is 144 Kbps: the sum of two 64-Kbps B channels
and one 16-Kbps D-channel. Frames of B
bits). Frames of D-channels are packed together to form bytes. For channels B and D, this requires CPU
service at a 2-KHz rate, because it requires four frames to fill the 32-bit B-channel register and the 8-bit
D-channel register.
The CPU should service the B1 and B2 registers once every 500 μS. Overrun conditions can be avoided
only if the CPU services these registers in a timely manner.
The MCF5272 has 4 GCI/IDL interfaces. Thus the theoretical maximum is twelve 32-bit data registers to
be read. For most applications the typical number is less.
Freescale Semiconductor
frame sync (offset with respect to the port 1 GCI/IDL block). Port 3 can also have dedicated data
in and data out pins, DIN3 and DOUT3 of pin set 3 (see
Registers
common frame sync and clock, but two sets of serial data-in and data-out pins.
DREQ0 and DGNT0 for pin set 0
DREQ1 and DGNT1 for pin set 1
Demultiplexing
Circuitry
DIN
GCI/IDL Block
GCI/IDL B- and D-Channel Receive Data Registers
DCL
(P0CR–P3CR)”). This allows the MCF5272 to connect to ISDN NT1s that have a
MCF5272 ColdFire
B1 Shift Register
B1 Channel
32
Figure 13-2. GCI/IDL Receive Data Flow
®
Integrated Microprocessor User’s Manual, Rev. 3
1
and B
Internal Bus
B2 Shift Register
2
B2 Channel
channels are packed together to form longwords (32
32
Section 13.5.7, “Port Configuration
D Shift Register
Physical Layer Interface Controller (PLIC)
D Channel
8
13-3

Related parts for MCF5272VF66R2J