HD6417020SVX12I Renesas Electronics America, HD6417020SVX12I Datasheet - Page 227

IC SUPERH MPU ROMLESS 100TQFP

HD6417020SVX12I

Manufacturer Part Number
HD6417020SVX12I
Description
IC SUPERH MPU ROMLESS 100TQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7020r
Datasheet

Specifications of HD6417020SVX12I

Core Processor
SH-1
Core Size
32-Bit
Speed
12.5MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417020SVX12I
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD6417020SVX12IV
Manufacturer:
RENESAS
Quantity:
63
Part Number:
HD6417020SVX12IV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
9.5
1. All registers other than the DMA operations register (DMAOR) and DMA channel control
2. Before rewriting the RS0–RS3 bits of CHCR0–CHCR3, first clear the DE bit to 0 (when
3. Even when the NMI interrupt is input when the DMAC is not operating, the NMIF bit of the
4. Interrupt during DMAC Transfer
5. The CPU and DMAC leaves the bus right released and the operation of the LSI is stopped
208 RENESAS
registers 0–3 (CHCR0–CHCR3) should be accessed in word or long word units.
rewriting CHCR with a byte access, be sure to set the DE bit to 0 in advance).
DMAOR will be set.
a. When an NMI interrupt is input, the DMAC stops operation and returns the bus right to the
b. When an interrupt other than an NMI occurs.
when the following conditions are satisfied.
Countermeasure
Set the warp bit of BCR to 0 and set it to normal mode.
The warp bit (WARP) of the bus control register (BCR) of the bus controller (BSC)is set.
The DMAC is in cycle-steal transfer mode.
The CPU accesses (reads/writes) the on-chip I/O space.
CPU. The CPU then executes the interrupt processing.
• When the DMAC is in burst mode.
• When the DMAC is in cycle-steal mode.
Cautions
When an interrupt is requested from an on-chip peripheral module, the interrupt factor
When an interrupt is requested by IRQ (edge detection), the CPU begins the IRQ
When an interrupt is requested by IRQ (level detection), the IRQ interrupt request
The DMAC does not return the bus right to the CPU in burst mode. Therefore, even
when an interrupt is requested in DMAC operation, the CPU cannot get the bus right,
causing the interrupt processing not to be executed. When the DMAC completes
transfer and the CPU gets the bus right, the CPU executes the interrupt processing if the
interrupt requested during DMAC transfer is not cleared.*
* Clear conditions for an interrupt request.
flag is cleared.
interrupt processing of the request source.
signal returned to high level.
The DMAC returns the bus right to the CPU every when the DMAC completes a
transfer unit in cycle-steal mode. Therefore, the CPU executes the requested interrupt
processing when getting the bus right.

Related parts for HD6417020SVX12I