HD6417750SBP200 Renesas Electronics America, HD6417750SBP200 Datasheet - Page 14

IC SUPERH MPU ROMLESS 256BGA

HD6417750SBP200

Manufacturer Part Number
HD6417750SBP200
Description
IC SUPERH MPU ROMLESS 256BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417750SBP200

Core Processor
SH-4
Core Size
32-Bit
Speed
200MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
28
Program Memory Type
ROMless
Ram Size
24K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 2.07 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417750SBP200
Manufacturer:
HITACHI
0
Part Number:
HD6417750SBP200
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Rev.7.00 Oct. 10, 2008 Page xii of lxxxiv
REJ09B0366-0700
Item
5.6.1 Resets
(3) H-UDI Reset
(4) Instruction TLB
Multiple-Hit Exception
(5) Operand TLB
Multiple-Hit Exception
5.6.2 General
Exceptions
(11) General FPU
Disable Exception
5.6.3 Interrupts
(3) Peripheral Module
Interrupts
Page
161
162
163
174
180
Revision (See Manual for Details)
Description amended
In the initialization processing, the VBR register is set to H'0000
0000, and in SR, the MD, RB, and BL bits are set to 1, the FD
bit is cleared to 0, and the interrupt mask bits (IMASK) are set
to B'1111.
...
SR.IMASK = B'1111;
Description amended
In the initialization processing, the VBR register is set to H'0000
0000, and in SR, the MD, RB, and BL bits are set to 1, the FD
bit is cleared to 0, and the interrupt mask bits (IMASK) are set
to B'1111.
...
SR.IMASK = B'1111;
Description amended
In the initialization processing, the VBR register is set to H'0000
0000, and in SR, the MD, RB, and BL bits are set to 1, the FD
bit is cleared to 0, and the interrupt mask bits (IMASK) are set
to B'1111.
...
SR.IMASK = B'1111;
Note amended
Note: * FPU instructions are instructions in which the first 4 bits
Description amended
INTEVT = H'00000400 ~ H'00000B80;
of the instruction code are H'F (but excluding undefined
instruction H'FFFD), and the LDS, STS, LDS.L, and
STS.L instructions corresponding to FPUL and FPSCR.

Related parts for HD6417750SBP200