UJA1066TW/5V0,518 NXP Semiconductors, UJA1066TW/5V0,518 Datasheet - Page 27

no-image

UJA1066TW/5V0,518

Manufacturer Part Number
UJA1066TW/5V0,518
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of UJA1066TW/5V0,518

Number Of Transceivers
1
Power Down Mode
Sleep/Standby
Standard Supported
ISO 11898-2
Operating Supply Voltage (min)
5.5V
Operating Temperature (max)
125C
Operating Temperature (min)
-40C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant
NXP Semiconductors
Table 5.
[1]
[2]
UJA1066_2
Product data sheet
Bit
15 and 14
13
12
11 to 6
5 to 3
2
1
0
Flash mode can be entered only with the watchdog service sequence ‘Normal mode to Flash mode to Normal mode to Flash mode’,
while observing the watchdog trigger rules. With the last command of this sequence the SBC forces a system reset, and enters Start-up
mode to prepare the microcontroller for flash memory download. The four RSS bits in the System Status register reflect the reset source
information, confirming the Flash entry sequence. By using the Initializing Flash mode (within t
now successfully enter Flash mode.
See
Section
Mode register bit description (bits 15 to 12 and 5 to 0)
Symbol
A1, A0
RRS
RO
NWP[5:0]
OM[2:0]
SDM
EN
-
6.12.3 Mode register
6.13.1.
The Mode register is used to define and re-trigger the watchdog and to select the SBC
operating mode. The Mode register also contains the global enable output bit (EN) and
the Software Development Mode (SDM) control bit. Cyclic access to the Mode register is
required during system operation to serve the watchdog. This register can be written to in
all modes.
At system start-up, the Mode register must be written to within t
released (HIGH-level on pin RSTN). Any write access is checked for proper watchdog and
system mode coding. If an illegal code is detected, access is ignored by the SBC and a
system reset is forced in accordance with the state diagram of the system controller; see
Figure
Description
register address
Read Register
Select
Read Only
see
Operating Mode
Software
Development
Mode
Enable
reserved
Table 6
3.
All information provided in this document is subject to legal disclaimers.
001
Value
00
1
0
1
0
010
011
100
101
110
111
1
0
1
0
0
Rev. 03 — 17 March 2010
Function
select Mode register
read System Diagnosis register
read System Status register
read selected register without writing to Mode register
read selected register and write to Mode register
Normal mode
Standby mode
initialize Flash mode
Sleep mode
initialize Normal mode
leave Flash mode
Flash mode
Software development mode enabled
normal watchdog, interrupt, reset monitoring and fail-safe
behavior
EN output pin HIGH
EN output pin LOW
reserved for future use; should remain cleared to ensure
compatibility with future functions which might use this bit
High-speed CAN fail-safe system basis chip
[1]
[1]
WD(init)
after system reset) the SBC will
WD(init)
[2]
of pin RSTN being
UJA1066
© NXP B.V. 2010. All rights reserved.
27 of 70

Related parts for UJA1066TW/5V0,518