M28529G-12 Mindspeed Technologies, M28529G-12 Datasheet - Page 166

no-image

M28529G-12

Manufacturer Part Number
M28529G-12
Description
ATM IMA 8.192Mbps 1.8V/3.3V 484-Pin BGA
Manufacturer
Mindspeed Technologies
Datasheet

Specifications of M28529G-12

Package
484BGA
Utopia Type
Level 2
Typical Operating Supply Voltage
1.8|3.3 V
Minimum Operating Supply Voltage
1.71|3.135 V
Maximum Operating Supply Voltage
1.89|3.465 V
Maximum Output Rate
8.192 Mbps
2.2.2
The ENSUMINT register controls which of the interrupts listed in the SUMINT register (0x00) appear in the
SUMPORT register and on the MicroInt* (pin AA1), provided the corresponding ENSUMPORT bit is enabled and
EnIntPin (bit 3) in the GENCTRL register (0xF00) is enabled.
28529-DSH-001-K
Bit
7
6
5
4
3
2
1
0
Default
0
0
0
0
0
0
0
0
0x01—ENSUMINT (Summary Interrupt Control Register)
EnTxCellInt
EnRxCellInt
Name
Mindspeed Proprietary and Confidential
Mindspeed Technologies
Reserved, set to a logical 0.
Reserved, set to a logical 0.
Reserved, set to a logical 0.
Reserved, set to a logical 0.
Reserved, set to a logical 0.
Reserved, set to a logical 0.
When written to a logical 1, this bit enables the transmit cell interrupts located in the TxCellInt
register (0x2C). These interrupts appear can on the MicroInt* pin (pin AA1), provided that
EnPortInt in the ENSUMPORT0-3 register (0x0F06, 0x0F08, 0x0F0A, 0x0F0C) is enabled for this
port and EnIntPin (bit 3) in the GENCTRL register (0x0F00) is enabled.
When written to a logical 1, this bit enables the receive cell interrupts located in the RxCellInt
register (0x2D). These interrupts can appear on the MicroInt* pin (pin AA1), provided that
EnPortInt in the ENSUMPORT0-3 register (0x0F06, 0x0F08, 0x0F0A, 0x0F0C) is enabled for this
port and EnIntPin (bit 3) in the GENCTRL register (0x0F00) is enabled.
®
Description
Registers
151

Related parts for M28529G-12