kfm2g16q2m-deb8 Samsung Semiconductor, Inc., kfm2g16q2m-deb8 Datasheet - Page 94

no-image

kfm2g16q2m-deb8

Manufacturer Part Number
kfm2g16q2m-deb8
Description
2gb Muxonenand M-die
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KFM2G16Q2M-DEB8
Manufacturer:
SAMSUNG
Quantity:
16 062
Part Number:
KFM2G16Q2M-DEB8
Manufacturer:
NA
Quantity:
660
3.5
MuxOneNAND2G(KFM2G16Q2M-DEBx)
MuxOneNAND4G(KFN4G16Q2M-DEBx)
MuxOneNAND8G(KFK8G16Q2M-DEBx)
The device is designed to offer protection from any involuntary program/erase during power-transitions.
RP pin which provides hardware protection must be kept at VIL before Vcc drops to 1.5V.
3.6
The Load operation is initiated by setting up the start address from which the data is to be loaded. The Load command is issued in
order to initiate the load.
During a Load operation, the device:
Once the BufferRAM has been filled, an interrupt is issued to the host so that the contents of the BufferRAM can be read. The read
from the BufferRAM can be an asynchronous read mode or synchronous read mode. The status information related to load operation
can be checked by the host if required.
The device has a dual data buffer memory architecture (DataRAM0, DataRAM1), each 2KB in size. Each DataRAM buffer has 4
Sectors. The device is capable of independent and simultaneous data-read operation from one data buffer and data-load operation to
the other data buffer. Refer to the information for more details in section 3.12.1, "Read-While-Load Operation".
Load Operation Flow Chart Diagram
Note 1) ’Write 0 to interrupt register’ step may be ignored when using INT auto mode. Refer to chapter 2.8.18.1
Write ’BSA, BSC’ of DataRAM
Write 0 to interrupt register
Add: F200h DQ=BSA, BSC
Add: F100h DQ=DFS, FBA
Write ’DFS*, FBA’ of Flash
Add: F107h DQ=FPA, FSA
Write ’FPA, FSA’ of Flash
Select DataRAM for DDP
-Transfers the data from NAND Flash array into the BufferRAM
-ECC is checked and any detected and corrected error is reported in the status response as well as
Add: F241h DQ=0000h
any unrecoverable error.
Add: F101h DQ=DBS
Data Protection During Power Down Operation
Load Operation
See Timing Diagram 6.21
See Timing Diagrams 6.11
Start
1)
Add: F240h DQ[10]=Error
Add: F241h DQ[15]=INT
Write ’Load’ Command
low to high transition
Host reads data from
Wait for INT register
DQ=0000h or 0013h
Status Register
Read completed
Read Controller
Add: F220h
DQ[10]=0?
DataRAM
94
YES
NO
* DBS, DFS is for DDP
FLASH MEMORY
Map Out

Related parts for kfm2g16q2m-deb8