EVAL-ADUC831QSZ Analog Devices Inc, EVAL-ADUC831QSZ Datasheet - Page 19

KIT DEV FOR ADUC831 QUICK START

EVAL-ADUC831QSZ

Manufacturer Part Number
EVAL-ADUC831QSZ
Description
KIT DEV FOR ADUC831 QUICK START
Manufacturer
Analog Devices Inc
Series
QuickStart™ Kitr
Type
MCUr
Datasheet

Specifications of EVAL-ADUC831QSZ

Contents
Evaluation Board, Power Supply, Cable, Software and Documentation
Silicon Manufacturer
Analog Devices
Core Architecture
8051
Silicon Core Number
ADuC831
Tool / Board Applications
General Purpose MCU, MPU, DSP, DSC
Mcu Supported Families
ADUC8xx
Development Tool Type
Hardware - Eval/Demo Board
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
ADuC831
Lead Free Status / Rohs Status
Compliant
Other names
EVAL-ADUC831QS
EVAL-ADUC831QS
ADCCON1 – (ADC Control SFR #1)
The ADCCON1 register controls conversion and acquisition
times, hardware conversion modes and power-down modes as
detailed below.
SFR Address:
SFR Power-On Default Value:
Bit Addressable:
REV. 0
Bit
ADCCON1.7
ADCCON1.6
ADCCON1.5
ADCCON1.4
ADCCON1.3
ADCCON1.2
ADCCON1.1 T2C
ADCCON1.0 EXC
Name
MD1
EXT_REF
CK1
CK0
AQ1
AQ0
Description
The Mode bit selects the active operating mode of the ADC.
Set by the user to select an external reference.
ADC clock. To ensure correct ADC operation, the divider ratio must be chosen to reduce the ADC clock
to acquire the input signal. An acquisition of three or more ADC clocks is recommended; clocks are
The Timer 2 conversion bit (T2C) is set by the user to enable the Timer 2 overflow bit be used as
The external trigger enable bit (EXC) is set by the user to allow the external Pin P3.5 (CONVST) to
Set by the user to power up the ADC.
Cleared by the user to power down the ADC.
Cleared by the user to use the internal reference.
The ADC clock divide bits (CK1, CK0) select the divide ratio for the master clock used to generate the
to 4.5 MHz and below. A typical ADC conversion will require 17 ADC clocks.
The divider ratio is selected as follows:
CK1
0
0
1
1
The ADC acquisition select bits (AQ1, AQ0) select the time provided for the input track-and-hold amplifier
selected as follows:
AQ1 AQ0 #ADC Clks
0
0
1
1
the ADC convert start trigger input.
be used as the active low convert start input. This input should be an active low pulse (minimum
pulsewidth >100 ns) at the required sample rate.
EFH
00H
NO
CK0 MCLK Divider
0
1
0
1
0
1
0
1
Table III. ADCCON1 SFR Bit Designations
16
2
4
8
1
2
3
4
–19–
ADuC831

Related parts for EVAL-ADUC831QSZ