DS26518GN+ Maxim Integrated Products, DS26518GN+ Datasheet - Page 252

IC TXRX T1/E1/J1 8PORT 256-CSBGA

DS26518GN+

Manufacturer Part Number
DS26518GN+
Description
IC TXRX T1/E1/J1 8PORT 256-CSBGA
Manufacturer
Maxim Integrated Products
Type
Transceiverr
Datasheets

Specifications of DS26518GN+

Number Of Drivers/receivers
8/8
Protocol
T1/E1/J1
Voltage - Supply
3.135 V ~ 3.465 V
Mounting Type
Surface Mount
Package / Case
256-CSBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bit 7: Transmit Pattern Load (TC). A low-to-high transition loads the pattern generator with the pattern that is to
be generated. This bit should be toggled from low to high whenever the host wishes to load a new pattern. Must be
cleared and set again for a subsequent loads.
Bit 6:Transmit Invert Data Enable (TINV)
Bit 5:Receive Invert Data Enable (RINV).
Bits 4 to 2: Pattern Select Bits 2 to 0 (PS[2:0]). These bits select data pattern used by the transmit and receive
circuits. See
Table 10-25. BERT Pattern Select
Bit 1: Load Bit and Error Counters (LC). A low-to-high transition latches the current bit and error counts into the
registers BBC1, BBC2, BBC3, BBC4 and BEC1, BEC2, BEC3 and clears the internal count. This bit should be
toggled from low to high whenever the host wishes to begin a new acquisition period. Must be cleared and set
again for a subsequent loads.
Bit 0: Force Resynchronization (RESYNC). A low-to-high transition will force the receive BERT synchronizer to
resynchronize to the incoming data stream. This bit should be toggled from low to high whenever the host wishes
to acquire synchronization on a new pattern. Must be cleared and set again for a subsequent resynchronization.
PS2
0
0
0
0
1
1
1
1
0 = Do not invert the outgoing data stream.
1 = Invert the outgoing data stream.
0 = Do not invert the incoming data stream.
1 = Invert the incoming data stream.
PS1
0
0
1
1
0
0
1
1
Table
TC
7
0
PS0
0
1
0
1
0
1
0
1
10-25.
Pseudorandom 2E7–1.
Pseudorandom 2E11–1.
Pseudorandom 2E15–1.
Pseudorandom Pattern QRSS. A 2
Repetitive Pattern.
Alternating Word Pattern.
Modified 55 Octet (Daly) Pattern. The Daly pattern is a repeating 55 Octet pattern that is
byte-aligned into the active DS0 time slots. The pattern is defined in an ATIS (Alliance
for Telecommunications Industry Solutions) Committee T1 Technical Report Number 25
(November 1993).
Pseudorandom 2E-9-1.
BC1
BERT Control Register 1
1105h + (10h x (n - 1)) : where n = 1 to 8
TINV
6
0
RINV
5
0
252 of 312
PS2
0
4
PATTERN DEFINITION
20
- 1 pattern with 14 consecutive zero restriction.
PS1
3
0
PS0
2
0
LC
1
0
RESYNC
0
0

Related parts for DS26518GN+