SAF1760BE/V1,557 NXP Semiconductors, SAF1760BE/V1,557 Datasheet - Page 54

no-image

SAF1760BE/V1,557

Manufacturer Part Number
SAF1760BE/V1,557
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SAF1760BE/V1,557

Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SAF1760BE/V1,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
Table 58.
Table 59.
Table 60.
SAF1760_1
Product data sheet
Bit
6
5
4
3
2
1
0
Bit
31 to 0
Bit
31 to 0
Symbol
ISO_IRQ_MASK_
OR[31:0]
Symbol
INT_IRQ_MASK_
OR[31:0]
Symbol
CLKREADY_E
HCSUSP_E
-
DMAEOTINT_E DMA EOT Interrupt Enable: Controls assertion of IRQ on the DMA transfer completion.
-
SOFITLINT_E
-
Interrupt Enable register (address 0314h) bit description
ISO IRQ Mask OR register (address 0318h) bit description
INT IRQ Mask OR register (address 031Ch) bit description
8.4.3 ISO IRQ Mask OR register
8.4.4 INT IRQ Mask OR register
8.4.5 ATL IRQ Mask OR register
Each bit of this register corresponds to one of the 32 ISO PTDs defined, and is a
hardware IRQ mask for each PTD done map. See
see
Each bit of this register (see
and is a hardware IRQ mask for each PTD done map. For details, see
Each bit of this register corresponds to one of the 32 ATL PTDs defined, and is a
hardware IRQ mask for each PTD done map. See
see
Description
Clock Ready Enable: Enables the IRQ assertion when internal clock signals are running
stable. Useful after wake-up.
0 — No IRQ will be generated after a CLKREADY_E event.
1 — IRQ will be generated after a CLKREADY_E event.
Host Controller Suspend Enable: Enables the IRQ generation when the host controller
enters suspend mode.
0 — No IRQ will be generated when the host controller enters suspend mode.
1 — IRQ will be generated when the host controller enters suspend mode.
reserved; write logic 0
0 — No IRQ will be generated when a DMA transfer is completed.
1 — IRQ will be asserted when a DMA transfer is completed.
reserved; must be written with logic 0
SOT ITL Interrupt Enable: Controls the IRQ generation at every SOF occurrence.
0 — No IRQ will be generated on an SOF occurrence.
1 — IRQ will be asserted at every SOF.
reserved; must be written with logic 0
Section
Section
Access Value
R/W
Access Value
R/W
7.4.
7.4.
0000 0000h
0000 0000h
Rev. 01 — 9 November 2009
Description
ISO IRQ Mask OR: Represents a direct map for ISO PTDs 31 to 0.
0 — No OR condition defined between ISO PTDs.
1 — The bits corresponding to certain PTDs are set to logic 1 to
define a certain OR condition.
Description
INT IRQ Mask OR: Represents a direct map for INT PTDs 31 to 0.
0 — No OR condition defined between INT PTDs 31 to 0.
1 — The bits corresponding to certain PTDs are set to logic 1 to
define a certain OR condition.
Table
60) corresponds to one of the 32 INT PTDs defined,
…continued
Embedded Hi-Speed USB host controller
Table 59
Table 61
for bit description. For details,
for bit description. For details,
SAF1760
Section
© NXP B.V. 2009. All rights reserved.
7.4.
54 of 110

Related parts for SAF1760BE/V1,557