MPC8572CLPXARLD FREESCALE [Freescale Semiconductor, Inc], MPC8572CLPXARLD Datasheet - Page 85

no-image

MPC8572CLPXARLD

Manufacturer Part Number
MPC8572CLPXARLD
Description
MPC8572E PowerQUICC III Integrated Processor Hardware Specifications
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
16.4.2
The TX eye diagram in
Figure
There are two eye diagrams that must be met for the transmitter. Both eye diagrams must be aligned in
time using the jitter median to locate the center of the eye diagram. The different eye diagrams differ in
voltage depending whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of
the de-emphasized bit is always relative to the transition bit.
The eye diagram must be valid for any 250 consecutive UIs.
A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is
created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX
UI.
Freescale Semiconductor
T
Notes:
1. No test load is necessarily associated with this value.
2. Specified at the measurement point into a timing and voltage compliance test load as shown in
3. A T
4. The Transmitter input impedance shall result in a differential return loss greater than or equal to 12 dB and a common mode
5. Measured between 20-80% at transmitter package pins into a test load as shown in
6. See Section 4.3.1.8 of the PCI Express Base Specifications Rev 1.0a.
7. See Section 4.2.6.3 of the PCI Express Base Specifications Rev 1.0a.
8. MPC8572E SerDes transmitter does not have C
crosslink
any 250 consecutive TX UIs. (Also refer to the transmitter compliance eye diagram shown in
Transmitter collected over any 250 consecutive TX UIs. The T
TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean.
The jitter median describes the point in time where the number of jitter points on either side is approximately equal as
opposed to the averaged time value.
return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement
applies to all valid input levels. The reference impedance for return loss measurements is 50 ohms to ground for both the D+
and D- line (that is, as measured by a Vector Network Analyzer with 50 ohm probes—see
capacitors C
TX-EYE
Symbol
57) in place of any real PCI Express interconnect + RX component.
= 0.70 UI provides for a total sum of deterministic and random jitter budget of T
Transmitter Compliance Eye Diagrams
TX
It is recommended that the recovered TX UI is calculated using all edges in
the 3500 consecutive UI interval with a fit algorithm using a minimization
merit function (that is, least squares and median deviation fits).
is optional for the return loss measurement.
MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 4
Table 61. Differential Transmitter (TX) Output Specifications (continued)
Crosslink
Random
Timeout
Parameter
Figure 55
is specified using the passive compliance/test measurement load (see
Min
0
Nominal
TX
built-in. An external AC Coupling capacitor is required.
NOTE
Max
1
TX-EYE-MEDIAN-to-MAX-JITTER
Units
ms
This random timeout helps resolve conflicts in
crosslink configuration by eventually resulting in
only one Downstream and one Upstream Port. See
Note 7.
Figure 57
median is less than half of the total
TX-JITTER-MAX
Figure
Comments
Figure
Figure 57
for both V
57). Note that the series
55.)
and measured over
= 0.30 UI for the
TX-D+
and V
PCI Express
TX-D-
.
85

Related parts for MPC8572CLPXARLD