HD6417706 RENESAS [Renesas Technology Corp], HD6417706 Datasheet - Page 454

no-image

HD6417706

Manufacturer Part Number
HD6417706
Description
Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417706
Manufacturer:
TDK
Quantity:
500
Part Number:
HD6417706
Manufacturer:
TOSH
Quantity:
1 000
Part Number:
HD6417706-SH3-133V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706BP133
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706BP133V
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD6417706F120DV
Manufacturer:
HITACHI
Quantity:
96
Part Number:
HD6417706F120DV
Manufacturer:
RENESAS/PBF
Quantity:
375
Part Number:
HD6417706F120DV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706F133
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706F133V
Manufacturer:
EDISON
Quantity:
2 000
Part Number:
HD6417706F133V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
HD6417706F133V
Quantity:
27
The operating sequence is:
1. The data line is high impedance when not in use and is fixed high with a pull-up resistor.
2. The transmitting side starts one frame of data transmission. The data frame starts with a start
3. On the smart card interface, the data line returns to high impedance after this. The data line is
4. The receiving side checks parity. When the data is received normally with no parity errors, the
5. The transmitting side transmits the next frame of data unless it receives an error signal. If it
15.4.4
Table 15.2 shows the bit map of the registers that the smart card interface uses. Bits shown as 1 or
0 must be set to the indicated value. The settings for the other bits are described below.
Table 15.2 Register Settings for the Smart Card Interface
Note: Dashes indicate unused bits.
1. Setting the serial mode register (SCSMR): The C/A bit selects the set timing of the TEND flag,
2. Setting the bit rate register (SCBRR): Set the bit rate. See section 15.4.5, Clock, to see how to
Rev. 4.00, 03/04, page 408 of 660
Register
SCSMR
SCBRR
SCSCR
SCTDR
SCSSR
SCRDR
SCSCMR H'FFFFFE8C
bit (Ds, low level). The start bit is followed by eight data bits (D0 to D7) and a parity bit (Dp).
pulled high with a pull-up resistor.
receiving side then waits to receive the next data. When a parity error occurs, the receiving
side outputs an error signal (DE, low level) and requests re-transfer of data. The receiving
station returns the signal line to high impedance after outputting the error signal for a specified
period. The signal line is pulled high with a pull-up resistor.
does receive an error signal, it returns to step 2 to re-transmit the erroneous data.
and selects the clock output state with the combination of bits CKE1 and CKE0 in the SCSCR.
Set the O/E bit to 0 when the IC card uses the direct convention or to 1 when it uses the inverse
convention. Select the on-chip baud rate generator clock source with the CKS1 and CKS0 bits
(see section 15.4.5, Clock).
calculate the set value.
Register Settings
Address
H'FFFFFE86
H'FFFFFE80
H'FFFFFE82
H'FFFFFE84
H'FFFFFE88
H'FFFFFE8A
Bit 7
C/A
BRR7
TIE
TDR7
TDRE
RDR7
Bit 6
0
BRR6
RIE
TDR6
RDRF
RDR6
Bit 5
1
BRR5
TE
TDR5
ORER
RDR5
Bit 4
O/E
BRR4
RE
TDR4
FER/
ERS
RDR4
Bit 3
1
BRR3
0
TDR3
PER
RDR3
SDIR
Bit 2
BRR2
0
TDR2
RDR2
0
TEND
SINV
Bit 1
CKS1
BRR1
CKE1
TDR1
0
RDR1
Bit 0
CKS0
BRR0
CKE0
TDR0
0
RDR0
SMIF

Related parts for HD6417706