DF70845AD80FPV Renesas Electronics America, DF70845AD80FPV Datasheet - Page 541

IC SUPERH MCU FLASH 112LQFP

DF70845AD80FPV

Manufacturer Part Number
DF70845AD80FPV
Description
IC SUPERH MCU FLASH 112LQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7080r
Datasheet

Specifications of DF70845AD80FPV

Core Size
32-Bit
Program Memory Size
512KB (512K x 8)
Core Processor
SH-2
Speed
80MHz
Connectivity
EBI/EMI, FIFO, I²C, SCI, SSU
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
76
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
No. Of I/o's
76
Ram Memory Size
32KB
Cpu Speed
80MHz
Digital Ic Case Style
LQFP
Supply Voltage Range
3V To 3.6V, 4.5V To 5.5V
Embedded Interface Type
I2C, SCI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
R0K570865S001BE - KIT STARTER FOR SH7086R0K570865S000BE - KIT STARTER FOR SH7086HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)
Eeprom Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF70845AD80FPV
Manufacturer:
TAIYO
Quantity:
40 000
Part Number:
DF70845AD80FPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Notes: 1. TADCR must not be accessed in eight bits; it should always be accessed in 16 bits.
Table 11.29 Setting of Transfer Timing by BF1 and BF0 Bits
Notes: 1. Data is transferred from the cycle set buffer register to the cycle set register when the
Bit
0
Bit 7
BF1
0
0
1
1
2. When interrupt skipping is disabled (the T3AEN and T4VEN bits in the timer interrupt
3. If link with interrupt skipping is enabled while interrupt skipping is disabled, A/D
*
2. These settings are prohibited when complementary PWM mode is not selected.
Bit Name
ITB4VE
skipping set register (TITCR) are cleared to 0 or the skipping count set bits (3ACOR
and 4VCOR) in TITCR are cleared to 0), do not link A/D converter start requests with
interrupt skipping operation (clear the ITA3AE, ITA4VE, ITB3AE, and ITB4VE bits in the
timer A/D converter start request control register (TADCR) to 0).
converter start requests will not be issued.
Do not set to 1 when complementary PWM mode is not selected.
crest of the TCNT_4 count is reached in complementary PWM mode, when compare
match occurs between TCNT_3 and TGRA_3 in reset-synchronized PWM mode, or
when compare match occurs between TCNT_4 and TGRA_4 in PWM mode 1 or
normal operation mode.
Bit 6
BF0
0
1
0
1
Initial
Value
0*
Description
Does not transfer data from the cycle set buffer register to the cycle
set register.
Transfers data from the cycle set buffer register to the cycle set
register at the crest of the TCNT_4 count.*
Transfers data from the cycle set buffer register to the cycle set
register at the trough of the TCNT_4 count.*
Transfers data from the cycle set buffer register to the cycle set
register at the crest and trough of the TCNT_4 count.*
R/W
R/W
Description
TCIV_4 Interrupt Skipping Link Enable
Select whether to link A/D converter start requests
(TRG4BN) with TCIV_4 interrupt skipping operation.
0: Does not link with TCIV_4 interrupt skipping
1: Links with TCIV_4 interrupt skipping
Section 11 Multi-Function Timer Pulse Unit 2 (MTU2)
Rev. 3.00 May 17, 2007 Page 483 of 1582
1
2
REJ09B0181-0300
2

Related parts for DF70845AD80FPV