MC9S12XD256VAG Freescale Semiconductor, MC9S12XD256VAG Datasheet - Page 830

no-image

MC9S12XD256VAG

Manufacturer Part Number
MC9S12XD256VAG
Description
IC MCU 256K FLASH 144-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12XD256VAG

Core Processor
HCS12X
Core Size
16-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
119
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
14K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 105°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XD256VAG
Manufacturer:
FREESCAL
Quantity:
246
Part Number:
MC9S12XD256VAG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 22 DP512 Port Integration Module (S12XDP512PIMV2)
22.3.2.9
1
Read: Anytime. In emulation modes, read operations will return the data from the external bus, in all other
modes the data source is depending on the data direction value.
Write: Anytime. In emulation modes, write operations will also be directed to the external bus.
832
These registers are reset to zero. Two bus clock cycles after reset release the register values are updated with the associated
pin values.
PE[7:0]
Reset
Func.
Field
7–0
Alt.
W
R
ECLKX2
XCLKS
Port E — Port E bits 7–0 are associated with external bus control signals and interrupt inputs. These include
mode select (MODB, MODA), E clock, double frequency E clock, Instruction Tagging High and Low (TAGHI,
TAGLO), Read/Write (R/W), Read Enable and Write Enable (RE, WE), Lower Data Select (LDS), IRQ, and XIRQ.
When not used for any of these specific functions, Port E pins 7–2 can be used as general purpose I/O and
pins 1–0 can be used as general purpose inputs.
If the data direction bits of the associated I/O pins are set to logic level “1”, a read returns the value of the port
register, otherwise the buffered pin input state is read.
Pins 6 and 5 are inputs with enabled pull-down devices while RESET pin is low.
Pins 7 and 3 are inputs with enabled pull-up devices while RESET pin is low.
PE7
Port E Data Register (PORTE)
or
0
7
= Unimplemented or Reserved
MODB
TAGHI
PE6
or
0
6
Figure 22-11. Port E Data Register (PORTE)
Table 22-12. PORTE Field Descriptions
TAGLO
MC9S12XDP512 Data Sheet, Rev. 2.21
MODA
PE5
RE
or
or
0
5
ECLK
PE4
0
4
Description
EROMCTL
LSTRB
PE3
LDS
or
or
0
3
PE2
R/W
WE
or
0
2
Freescale Semiconductor
PE1
IRQ
1
1
XIRQ
PE0
0
1

Related parts for MC9S12XD256VAG