UPD78F0413GA-GAM-AX NEC, UPD78F0413GA-GAM-AX Datasheet - Page 364

8BIT UC, 32K FLASH, 1KB RAM, LCD

UPD78F0413GA-GAM-AX

Manufacturer Part Number
UPD78F0413GA-GAM-AX
Description
8BIT UC, 32K FLASH, 1KB RAM, LCD
Manufacturer
NEC
Datasheet

Specifications of UPD78F0413GA-GAM-AX

Controller Family/series
UPD78F
No. Of I/o's
30
Ram Memory Size
1024Byte
Cpu Speed
10MHz
No. Of Timers
8
No. Of Pwm
RoHS Compliant
Core Size
8bit
Program Memory Size
32KB
Oscillator Type
External, Internal

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F0413GA-GAM-AX
Manufacturer:
ADI
Quantity:
882
Part Number:
UPD78F0413GA-GAM-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
364
(e) Normal reception
R
X
D6 (input)
Reception is enabled and the R
interface operation mode register 6 (ASIM6) is set to 1 and then bit 5 (RXE6) of ASIM6 is set to 1.
The 8-bit counter of the baud rate generator starts counting when the falling edge of the R
detected. When the set value of baud rate generator control register 6 (BRGC6) has been counted, the
R
as a start bit.
When the start bit is detected, reception is started, and serial data is sequentially stored in the receive shift
register (RXS6) at the set baud rate. When the stop bit has been received, the reception completion interrupt
(INTSR6) is generated and the data of RXS6 is written to receive buffer register 6 (RXB6). If an overrun
error (OVE6) occurs, however, the receive data is not written to RXB6.
Even if a parity error (PE6) occurs while reception is in progress, reception continues to the reception
position of the stop bit, and a reception error interrupt (INTSR6/INTSRE6) is generated on completion of
reception.
Cautions 1. If a reception error occurs, read ASIS6 and then RXB6 to clear the error flag. Otherwise,
INTSR6
X
RXB6
D6 pin input is sampled again (
2. Reception is always performed with the “number of stop bits = 1”. The second stop bit
3. Be sure to read asynchronous serial interface reception error status register 6 (ASIS6)
an overrun error will occur when the next data is received, and the reception error
status will persist.
is ignored.
before reading RXB6.
Figure 14-21. Reception Completion Interrupt Request Timing
Start
D0
CHAPTER 14 SERIAL INTERFACE UART6
D1
X
D6 pin input is sampled when bit 7 (POWER6) of asynchronous serial
in Figure 14-21). If the R
User’s Manual U18698EJ1V0UD
D2
D3
D4
D5
X
D6 pin is low level at this time, it is recognized
D6
D7
Parity
Stop
X
D6 pin input is

Related parts for UPD78F0413GA-GAM-AX