PI7C9X110BNBE Pericom Semiconductor, PI7C9X110BNBE Datasheet - Page 81

IC PCIE TO PCI REV BRG 160LFBGA

PI7C9X110BNBE

Manufacturer Part Number
PI7C9X110BNBE
Description
IC PCIE TO PCI REV BRG 160LFBGA
Manufacturer
Pericom Semiconductor
Datasheets

Specifications of PI7C9X110BNBE

Applications
PCI-to-PCI Bridge
Interface
I²C
Voltage - Supply
1.8 V
Package / Case
160-LBGA
Mounting Type
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Rad Hardened
No
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C9X110BNBE
Manufacturer:
PLX
Quantity:
1 238
Part Number:
PI7C9X110BNBE
Manufacturer:
PERICOM31
Quantity:
193
Part Number:
PI7C9X110BNBE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
PI7C9X110BNBE
Manufacturer:
PERICOM
Quantity:
20 000
Part Number:
PI7C9X110BNBE
0
7.5.24 PRIMARY MAXIMUM LATENCY TIME REGISTER – OFFSET 3Ch
7.5.25 PCI DATA BUFFERING CONTROL REGISTER – OFFSET 40h
Pericom Semiconductor – Confidential
BIT
31:24
BIT
0
1
2
3
5:4
7:6
FUNCTION
Primary Maximum Latency
Timer
FUNCTION
Secondary Internal Arbiter’s
PARK Function
Memory Read Prefetching
Dynamic Control Disable
Completion Data Prediction
Control
Reserved
PCI Read Multiple Prefetch
Mode
PCI Read Line Prefetch
Mode
TYPE
TYPE
RW
RW
RW
RW
RW
RO
RO
Page 81 of 144
DESCRIPTION
This register is valid only in reverse bridge mode. It specifies how often that
PI7C9X110 needs to gain access to the primary bus in units of ¼
microseconds.
Reset to 0
DESCRIPTION
0: Park to the last master
1: Park to PI7C9X110 secondary port
Reset to 0
0: Enable memory read prefetching dynamic control for PCI to PCIe read
1: Disable memory read prefetching dynamic control for PCI to PCIe read
Reset to 0
0: Enable completion data prediction for PCI to PCIe read.
1: Disable completion data prediction
Reset to 0
Reset to 0
00: One cache line prefetch if memory read multiple address is in
prefetchable range at the PCI interface
01: Full prefetch if address is in prefetchable range at PCI interface, and the
PI7C9X110 will keep remaining data after it disconnects the external master
during burst read with read multiple command until the discard timer expires
10: Full prefetch if address is in prefetchable range at PCI interface
11: Full prefetch if address is in prefetchable range at PCI interface and the
PI7C9X110 will keep remaining data after the read multiple is terminated
either by an external master or by the PI7C9X110, until the discard time
expires
Reset to 10
00: Once cache line prefetch if memory read address is in prefetchable range
at PCI interface
01: Full prefetch if address is in prefetchable range at PCI interface and the
PI7C9X110 will keep remaining data after it is disconnected by an external
master during burst read with read line command, until discard timer expires
10: Full prefetch if memory read line address is in prefetchable range at PCI
interface
11: Full prefetch if address is in prefetchable range at PCI interface and the
PI7C9X110 will keep remaining data after the read line is terminated either
by an external master or by the PI7C9X110, until the discard timer expires
Reset to 00
April 2010, Revision 3.0
PCIe-to-PCI Reversible Bridge
PI7C9X110

Related parts for PI7C9X110BNBE